参数资料
型号: W25Q80BLDAIG
厂商: WINBOND ELECTRONICS CORP
元件分类: PROM
英文描述: 8M X 1 SPI BUS SERIAL EEPROM, PDIP8
封装: 0.300 INCH, GREEN, PLASTIC, DIP-8
文件页数: 29/75页
文件大小: 2267K
代理商: W25Q80BLDAIG
W25Q80BL
Publication Release Date: July 08, 2010
- 35 -
Preliminary - Revision C
9.2.17 Octal Word Read Quad I/O (E3h)
The Octal Word Read Quad I/O (E3h) instruction is similar to the Fast Read Quad I/O (EBh) instruction
except that the lower four Address bits (A0, A1, A2, A3) must equal 0. As a result, the dummy clocks are
not required, which further reduces the instruction overhead allowing even faster random access for code
execution (XIP). The Quad Enable bit (QE) of Status Register-2 must be set to enable the Octal Word
Read Quad I/O Instruction.
Octal Word Read Quad I/O with “Continuous Read Mode”
The Octal Word Read Quad I/O instruction can further reduce instruction overhead through setting the
“Continuous Read Mode” bits (M7-0) after the input Address bits (A23-0), as shown in figure 16a. The
upper nibble of the (M7-4) controls the length of the next Octal Word Read Quad I/O instruction through
the inclusion or exclusion of the first byte instruction code. The lower nibble bits of the (M3-0) are don’t
care (“x”). However, the IO pins should be high-impedance prior to the falling edge of the first data out
clock.
If the “Continuous Read Mode” bits M5-4 = (1,0), then the next Fast Read Quad I/O instruction (after /CS
is raised and then lowered) does not require the E3h instruction code, as shown in figure 16b. This
reduces the instruction sequence by eight clocks and allows the Read address to be immediately entered
after /CS is asserted low. If the “Continuous Read Mode” bits M5-4 do not equal to (1,0), the next
instruction (after /CS is raised and then lowered) requires the first byte instruction code, thus returning to
normal operation. A “Continuous Read Mode” Reset instruction can also be used to reset (M7-0) before
issuing normal instructions (See 9.2.20 for detail descriptions).
Figure 16a. Octal Word Read Quad I/O Instruction Sequence (Initial instruction or previous M5-4
10)
Instruction (E3h)
Byte 1
Byte 2
Byte 3
40
4
0
40
51
5
1
51
62
6
2
62
73
7
3
73
40
51
62
73
Byte 4
Instruction (E3h)
Byte 1
Byte 2
Byte 3
40
4
0
40
51
5
1
51
62
6
2
62
73
7
3
73
40
51
62
73
Byte 4
相关PDF资料
PDF描述
WF1024K32A-100HSM 4M X 8 FLASH 12V PROM MODULE, 100 ns, CHIP66
WS27C210L-17CMB 64K X 16 UVPROM, 170 ns, CQCC44
WPS512K8B-25RJM 512K X 8 STANDARD SRAM, 25 ns, PDSO36
WMF2M8-120FLM5A 2M X 8 FLASH 5V PROM, 120 ns, CDFP44
WMS128K8C-85CCEA 128K X 8 STANDARD SRAM, 85 ns, CDIP32
相关代理商/技术参数
参数描述
W25Q80BLDAIP 制造商:WINBOND 制造商全称:Winbond 功能描述:2.5V 8M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q80BLSNIG 制造商:Winbond Electronics Corp 功能描述:MEMORY IC
W25Q80BLSNIP 制造商:WINBOND 制造商全称:Winbond 功能描述:2.5V 8M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q80BLSSIG 制造商:WINBOND 制造商全称:Winbond 功能描述:2.5V 8M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q80BLSSIP 制造商:WINBOND 制造商全称:Winbond 功能描述:2.5V 8M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI