参数资料
型号: WJLXT384LEB1
厂商: INTEL CORP
元件分类: 数字传输电路
英文描述: DATACOM, PCM TRANSCEIVER, PQFP144
封装: 20 X 20MM, ROHS COMPLIANT, LQFP-144
文件页数: 87/140页
文件大小: 1514K
代理商: WJLXT384LEB1
50
Document Number: 248994
Revision Number: 005
Revision Date: November 28, 2005
Intel LXT384 Octal T1/E1/J1 S/H PCM Transceiver with JA
6.3.4
Receiver Data Recovery Mode
In data-recovery mode, the combined analog/digital LOS detector circuit uses only its LOS analog
part, which complies with the ITU-G.775 recommendation. The LOS digital timing is derived from
an internal self-timed circuit. RPOS/RNEG stay active during the loss of signal.
The LXT384 Transceiver monitors the incoming signal amplitude. Typically, any signal below
200mV for more than 30
μs asserts the corresponding LOS pin. The LOS condition clears when the
signal amplitude rises above 250mV. To declare an LOS condition in accordance to ITU G.775, the
LXT384 Transceiver requires periods that are more than 10 bits and less than 255 bits.
6.3.5
Receiver Alarm Indication Signal (AIS) Detection
The receiver performs an Alarm Indication Signal (AIS) detection independently of any loopback
mode. This feature is available only in the Host Processor mode and only in the clock-recovery
mode.
Because there is no clock in the data-recovery mode, AIS detection does not work in that mode.
AIS requires MCLK to be active, because the AIS function depends on a clock to count the number
of ones in an interval.
6.3.5.1
E1 Mode
After power-on reset, the LACS register (Table 41) can be set to select either the ITU G.775
detection mode or the ETSI 3000 233 detection mode, both of which can be used for AIS. For both
ITU G.775 and ETSI ETS 300 233, the AIS condition is:
Declared when in a 512-bit period, the receiver detects less than 3 zeroes in the data stream.
Cleared when in a 512-bit period, the receiver detects 3 or more zeroes in the data stream.
6.3.5.2
T1 Mode
ANSI T1.231 detection is employed. The AIS condition is:
Declared when less than 9 zeros are detected in any string of 8192 bits. This corresponds to a
99.9% ones density over a period of 5.3 ms.
Cleared when the received signal contains 9 or more zeros in any string of 8192 bits.
6.3.6
Receive Alarm Indication Signal (RAIS) Enable
When an LOS condition is detected, enabling or disabling the Receive Alarm Indication Signal
Enable (RAISEN) bit (bit 6) in the Global Control Register (GCR) affects the setting of the AIS
Status Monitor register.
For details on the RAISEN bit, see Table 43, “Global Control Register, GCR - 0Fh” on
For details on the AIS Status Monitor register, see Table 47, “AIS Status Monitor Register,
相关PDF资料
PDF描述
WJLXT384LEB1 DATACOM, PCM TRANSCEIVER, PQFP144
WJLXT385LEB1 DATACOM, PCM TRANSCEIVER, PQFP144
WJLXT385LEB1 DATACOM, PCM TRANSCEIVER, PQFP144
WJLXT386LEB2 DATACOM, PCM TRANSCEIVER, PQFP100
WJLXT386LEB2 DATACOM, PCM TRANSCEIVER, PQFP100
相关代理商/技术参数
参数描述
WJLXT386LE.B2 功能描述:IC TRANS QUAD T1/E1/J1 100-LQFP RoHS:是 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:25 系列:- 类型:收发器 驱动器/接收器数:2/2 规程:RS232 电源电压:4.5 V ~ 5.5 V 安装类型:通孔 封装/外壳:16-DIP(0.300",7.62mm) 供应商设备封装:16-PDIP 包装:管件
WJLXT6155LE.B5 制造商:Intel 功能描述:SONET/SDH/ATM Transceiver 1TX 1RX 64-Pin LQFP
WJLXT6155LE.B5-866255 功能描述:TXRX SDH/SONET/ATM HS 64-LQFP RoHS:是 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 类型:收发器 驱动器/接收器数:1/1 规程:RS422,RS485 电源电压:4.75 V ~ 5.25 V 安装类型:通孔 封装/外壳:8-DIP(0.300",7.62mm) 供应商设备封装:8-PDIP 包装:管件 产品目录页面:1402 (CN2011-ZH PDF)
WJLXT6155LE.B5-866256 制造商:Cortina Systems Inc 功能描述:SONET/SDH/ATM Transceiver 1TX 1RX 64-Pin LQFP T/R
WJLXT901ALC.A4 功能描述:IC 10BASE-T/AUI TXCVR 64-LQFP RoHS:是 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 标准包装:1,000 系列:- 类型:收发器 驱动器/接收器数:2/2 规程:RS232 电源电压:3 V ~ 5.5 V 安装类型:表面贴装 封装/外壳:16-SOIC(0.295",7.50mm 宽) 供应商设备封装:16-SOIC 包装:带卷 (TR)