参数资料
型号: XC6VCX130T-2FFG784C
厂商: Xilinx Inc
文件页数: 30/52页
文件大小: 0K
描述: IC FPGA VIRTEX 6 128K 784FFGBGA
产品培训模块: Virtex-6 FPGA Overview
产品变化通告: Virtex-6 FIFO Input Logic Reset 18/Apr/2011
标准包装: 1
系列: Virtex® 6 CXT
LAB/CLB数: 10000
逻辑元件/单元数: 128000
RAM 位总计: 9732096
输入/输出数: 400
电源电压: 0.95 V ~ 1.05 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 784-BBGA,FCBGA
供应商设备封装: 784-FCBGA
Virtex-6 CXT Family Data Sheet
DS153 (v1.6) February 11, 2011
Product Specification
36
CLB Distributed RAM Switching Characteristics (SLICEM Only)
CLB Shift Register Switching Characteristics (SLICEM Only)
Table 48: CLB Distributed RAM Switching Characteristics
Symbol
Description
Speed Grade
Units
-2
-1
Sequential Delays
TSHCKO
Clock to A – B outputs
1.36
1.56
ns, Max
TSHCKO_1
Clock to AMUX – BMUX outputs
1.71
1.96
ns, Max
Setup and Hold Times Before/After Clock CLK
TDS/TDH
A – D inputs to CLK
0.88/0.22
1.01/0.26
ns, Min
TAS/TAH
Address An inputs to clock
0.27/0.70
0.31/0.80
ns, Min
TWS/TWH
WE input to clock
0.40/–0.01
0.46/0.00
ns, Min
TCECK/TCKCE
CE input to CLK
0.41/–0.02
0.48/–0.01
ns, Min
Clock CLK
TMPW
Minimum pulse width
1.00
1.15
ns, Min
TMCP
Minimum clock period
2.00
2.30
ns, Min
Notes:
1.
A Zero “0” Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed “best-case”, but if a “0” is
listed, there is no positive hold time.
2.
TSHCKO also represents the CLK to XMUX output. Refer to the TRACE report for the CLK to XMUX path.
Table 49: CLB Shift Register Switching Characteristics
Symbol
Description
Speed Grade
Units
-2
-1
Sequential Delays
TREG
Clock to A – D outputs
1.58
1.82
ns, Max
TREG_MUX
Clock to AMUX – DMUX output
1.93
2.22
ns, Max
TREG_M31
Clock to DMUX output via M31 output
1.55
1.78
ns, Max
Setup and Hold Times Before/After Clock CLK
TWS/TWH
WE input
0.09/–0.01
0.10/0.00
ns, Min
TCECK/TCKCE
CE input to CLK
0.10/–0.02
0.11/–0.01
ns, Min
TDS/TDH
A – D inputs to CLK
0.94/0.24
1.08/0.28
ns, Min
Clock CLK
TMPW
Minimum pulse width
0.85
0.98
ns, Min
Notes:
1.
A Zero “0” Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed “best-case”, but if a “0” is
listed, there is no positive hold time.
相关PDF资料
PDF描述
XC4VLX60-10FF668I IC FPGA VIRTEX-4LX 668FFBGA
XC6VLX75T-L1FFG784C IC FPGA VIRTEX 6 74K 784FFGBGA
XCV400E-8FG676C IC FPGA 1.8V C-TEMP 676-FBGA
XCV400E-8BG560C IC FPGA 1.8V C-TEMP 560-MBGA
BR25L010FV-WE2 IC EEPROM SER 1KB SPI BUS 8SSOP
相关代理商/技术参数
参数描述
XC6VCX130T-2FFG784I 功能描述:IC FPGA VIRTEX 6 128K 784FFGBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:Virtex® 6 CXT 产品变化通告:Step Intro and Pkg Change 11/March/2008 标准包装:1 系列:Virtex®-5 SXT LAB/CLB数:4080 逻辑元件/单元数:52224 RAM 位总计:4866048 输入/输出数:480 门数:- 电源电压:0.95 V ~ 1.05 V 安装类型:表面贴装 工作温度:-40°C ~ 100°C 封装/外壳:1136-BBGA,FCBGA 供应商设备封装:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC6VCX195T 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-6 CXT Family Data Sheet
XC6VCX195T-1FF1156C 制造商:Xilinx 功能描述:FPGA VIRTEX?-6 CXT FAMILY 199680 CELLS 40NM (CMOS) TECHNOLOG - Trays 制造商:Xilinx 功能描述:IC FPGA VIRTEX 6 195K 1156BGA
XC6VCX195T-1FF1156I 制造商:Xilinx 功能描述:FPGA VIRTEX?-6 CXT FAMILY 199680 CELLS 40NM (CMOS) TECHNOLOG - Trays 制造商:Xilinx 功能描述:IC FPGA VIRTEX 6 195K 1156BGA
XC6VCX195T-1FF784C 制造商:Xilinx 功能描述:FPGA VIRTEX?-6 CXT FAMILY 199680 CELLS 40NM (CMOS) TECHNOLOG - Trays 制造商:Xilinx 功能描述:IC FPGA VIRTEX 6 195K 784BGA