参数资料
型号: XCV405E-7BG560C
厂商: Xilinx Inc
文件页数: 59/118页
文件大小: 0K
描述: IC FPGA 1.8V C-TEMP 560-MBGA
产品变化通告: FPGA Family Discontinuation 18/Apr/2011
标准包装: 1
系列: Virtex®-E EM
LAB/CLB数: 2400
逻辑元件/单元数: 10800
RAM 位总计: 573440
输入/输出数: 404
门数: 129600
电源电压: 1.71 V ~ 1.89 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 560-LBGA,金属
供应商设备封装: 560-MBGA(42.5x42.5)
Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
DS025-2 (v3.0) March 21, 2014
Module 2 of 4
41
R
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
HSTL
A sample circuit illustrating a valid termination technique for
HSTL_I appears in Figure 46. A sample circuit illustrating a
valid termination technique for HSTL_III appears in
A sample circuit illustrating a valid termination technique for
HSTL_IV appears in Figure 48.
Figure 46: Terminated HSTL Class I
Table 25:
HSTL Class I Voltage Specification
Parameter
Min
Typ
Max
VCCO
1.40
1.50
1.60
VREF
0.68
0.75
0.90
VTT
-VCCO × 0.5
-
VIH
VREF + 0.1
-
VIL
--
VREF – 0.1
VOH
VCCO – 0.4
-
VOL
0.4
IOH at VOH (mA)
8-
-
IOLat VOL (mA)
8
-
Figure 47: Terminated HSTL Class III
VREF = 0.75V
VTT= 0.75V
50
Ω
VCCO = 1.5V
Z = 50
HSTL Class I
x133_10_111699
VREF = 0.9V
VTT= 1.5V
50
Ω
VCCO = 1.5V
Z = 50
HSTL Class III
x133_11_111699
Table 26:
HSTL Class III Voltage Specification
Parameter
Min
Typ
Max
VCCO
1.40
1.50
1.60
VREF (1)
-0.90
-
VTT
-VCCO
-
VIH
VREF + 0.1
-
VIL
--
VREF – 0.1
VOH
VCCO – 0.4
-
VOL
--
0.4
IOH at VOH (mA)
8-
-
IOLat VOL (mA)
24
-
Note: Per EIA/JESD8-6, “The value of VREF is to be selected
by the user to provide optimum noise margin in the use
conditions specified by the user.”
Figure 48: Terminated HSTL Class IV
Table 27:
HSTL Class IV Voltage Specification
Parameter
Min
Typ
Max
VCCO
1.40
1.50
1.60
VREF
-0.90
-
VTT
-VCCO
-
VIH
VREF + 0.1
-
VIL
--
VREF – 0.1
VOH
VCCO – 0.4
-
VOL
--
0.4
IOH at VOH (mA)
8-
-
IOLat VOL (mA)
48
-
Note: Per EIA/JESD8-6, “The value of VREF is to be selected
by the user to provide optimum noise margin in the use
conditions specified by the user.
50
Ω
Z = 50
HSTL Class IV
x133_12_111699
50
Ω
VREF = 0.9V
VTT= 1.5V
VCCO = 1.5V
相关PDF资料
PDF描述
XCV405E-6BG560I IC FPGA 1.8V 560-MBGA
XC6VCX130T-2FFG484I IC FPGA VIRTEX 6 128K 484FFGBGA
XCV600E-7FG900C IC FPGA 1.8V C-TEMP 900-FBGA
XCV600E-6FG900I IC FPGA 1.8V I-TEMP 900-FBGA
XC2V2000-5FG676I IC FPGA VIRTEX-II 676FGBGA
相关代理商/技术参数
参数描述
XCV405E-7BG560I 功能描述:IC FPGA 1.8V 560-MBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:Virtex®-E EM 产品变化通告:Step Intro and Pkg Change 11/March/2008 标准包装:1 系列:Virtex®-5 SXT LAB/CLB数:4080 逻辑元件/单元数:52224 RAM 位总计:4866048 输入/输出数:480 门数:- 电源电压:0.95 V ~ 1.05 V 安装类型:表面贴装 工作温度:-40°C ~ 100°C 封装/外壳:1136-BBGA,FCBGA 供应商设备封装:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XCV405E-7BG676C 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV405E-7BG676I 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV405E-7BG900C 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV405E-7BG900I 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays