参数资料
型号: AD9510BCPZ
厂商: Analog Devices Inc
文件页数: 5/56页
文件大小: 0K
描述: IC CLOCK DIST 8OUT PLL 64LFCSP
标准包装: 1
类型: 扇出缓冲器(分配),除法器
PLL:
输入: 时钟
输出: CMOS,LVDS,LVPECL
电路数: 1
比率 - 输入:输出: 2:8
差分 - 输入:输出: 是/是
频率 - 最大: 1.2GHz
除法器/乘法器: 是/无
电源电压: 3.135 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 64-VFQFN 裸露焊盘,CSP
供应商设备封装: 64-LFCSP-VQ(9x9)
包装: 托盘
配用: AD9510-VCO/PCBZ-ND - BOARD EVALUATION FOR AD9510
AD9510/PCBZ-ND - BOARD EVALUATION FOR AD9510
Data Sheet
AD9510
Rev. B | Page 13 of 56
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
CLK1 = 400 MHz
555
fs rms
Calculated from SNR of ADC method,
fC = 100 MHz with AIN = 170 MHz
Any CMOS (OUT4 to OUT7) = 100 MHz (B Output On)
Divide Ratio = 4
All LVPECL = 50 MHz
Interferer(s)
All Other CMOS = 50 MHz (B Output On)
Interferer(s)
DELAY BLOCK ADDITIVE TIME JITTER1
Incremental additive jitter1
100 MHz Output
Delay FS = 1 ns (1600 μA, 1C) Fine Adjust 00000
0.61
ps
Delay FS = 1 ns (1600 μA, 1C) Fine Adjust 11000
0.73
ps
Delay FS = 2 ns (800 μA, 1C) Fine Adjust 00000
0.71
ps
Delay FS = 2 ns (800 μA, 1C) Fine Adjust 11000
1.2
ps
Delay FS = 3 ns (800 μA, 4C) Fine Adjust 00000
0.86
ps
Delay FS = 3 ns (800 μA, 4C) Fine Adjust 11000
1.8
ps
Delay FS = 5 ns (400 μA, 4C) Fine Adjust 00000
1.2
ps
Delay FS = 5 ns (400 μA, 4C) Fine Adjust 11000
2.1
ps
Delay FS = 6 ns (200 μA, 1C) Fine Adjust 00000
1.3
ps
Delay FS = 6 ns (200 μA, 1C) Fine Adjust 11000
2.7
ps
Delay FS = 9 ns (200 μA, 4C) Fine Adjust 00000
2.0
ps
Delay FS = 9 ns (200 μA, 4C) Fine Adjust 00111
2.8
ps
1
This value is incremental. That is, it is in addition to the jitter of the LVDS or CMOS output without the delay. To estimate the total jitter, add the LVDS or CMOS output
jitter to this value using the root sum of the squares (RSS) method.
PLL AND DISTRIBUTION PHASE NOISE AND SPURIOUS
Table 7.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
PHASE NOISE AND SPURIOUS
Depends on VCO/VCXO selection; measured at LVPECL
clock outputs, ABP = 6 ns; ICP = 5 mA; Ref = 30.72 MHz
VCXO = 245.76 MHz, fPFD = 1.2288 MHz,
R = 25, N = 200
VCXO = Toyocom TCO-2112 245.76
245.76 MHz Output
Divide by 1
Phase Noise at 100 kHz Offset
<145
dBc/Hz
Dominated by VCXO phase noise
Spurious
<97
dBc
First and second harmonics of fPFD; below measurement floor
61.44 MHz Output
Divide by 4
Phase Noise at 100 kHz Offset
<155
dBc/Hz
Dominated by VCXO phase noise
Spurious
<97
dBc
First and second harmonics of fPFD; below measurement floor
SERIAL CONTROL PORT
Table 8.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
CSB, SCLK (INPUTS)
Inputs have 30 kΩ internal pull-down
resistors
Input Logic 1 Voltage
2.0
V
Input Logic 0 Voltage
0.8
V
Input Logic 1 Current
110
A
Input Logic 0 Current
1
A
Input Capacitance
2
pF
相关PDF资料
PDF描述
VI-BWF-MW-B1 CONVERTER MOD DC/DC 72V 100W
AD9520-5BCPZ IC CLOCK GEN EXT VCO 64-LFCSP
M83723/83G1203N CONN RCPT 3POS WALL MT W/PINS
X9116WM8 IC DIGITAL POT 10K 16TP 8MSOP
MS27467E25F35SD CONN PLUG 128POS STRAIGHT W/SCKT
相关代理商/技术参数
参数描述
AD9510BCPZ-REEL7 功能描述:IC CLOCK DIST 8OUT PLL 64LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 时钟发生器 PLL:带旁路 输入:LVCMOS,LVPECL 输出:LVCMOS 电路数:1 比率 - 输入:输出:2:11 差分 - 输入:输出:是/无 频率 - 最大:240MHz 除法器/乘法器:是/无 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:32-LQFP 供应商设备封装:32-TQFP(7x7) 包装:带卷 (TR)
AD9510-VCO/PCB 制造商:Analog Devices 功能描述:EVAL BD FOR 1.2 GHZ CLOCK DISTRIBUTION IC, PLL CORE, DIVIDER - Bulk 制造商:Analog Devices 功能描述:IC ((NS))
AD9510-VCO/PCBZ 功能描述:BOARD EVALUATION FOR AD9510 RoHS:是 类别:编程器,开发系统 >> 评估演示板和套件 系列:- 标准包装:1 系列:PSoC® 主要目的:电源管理,热管理 嵌入式:- 已用 IC / 零件:- 主要属性:- 次要属性:- 已供物品:板,CD,电源
AD9511 制造商:AD 制造商全称:Analog Devices 功能描述:1.2 GHz Clock Distribution IC, PLL Core, Dividers, Delay Adjust, Five Outputs
AD9511/PCB 制造商:Analog Devices 功能描述:1.2 GHZ CLOCK DISTRIBUTION IC, PLL CORE,DIVIDERS, DELAY ADJUST, FIVE OUTPUTS 制造商:Analog Devices 功能描述:EVAL BD FOR AD9511 1.2 GHZ CLOCK DISTRIBUTION IC, PLL CORE,D - Bulk