参数资料
型号: ADSP-BF527KBCZ-6A
厂商: Analog Devices Inc
文件页数: 12/88页
文件大小: 0K
描述: IC DSP 16BIT 600MHZ 208CSPBGA
产品变化通告: Datasheet Specification Change 14/Dec/2009
标准包装: 1
系列: Blackfin®
类型: 定点
接口: DMA,以太网,I²C,PPI,SPI,SPORT,UART,USB
时钟速率: 600MHz
非易失内存: ROM(32 kB)
芯片上RAM: 132kB
电压 - 输入/输出: 1.8V,2.5V,3.3V
电压 - 核心: 1.10V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 208-LFBGA,CSPBGA
供应商设备封装: 208-CSPBGA
包装: 托盘
配用: EVAL-SDP-CB1Z-ND - BOARD EVALUATION FOR SDP-CB1
ADZS-BF527-MPSKIT-ND - BOARD EVAL MEDIA PLAYER BF527
ADZS-BF527-EZLITE-ND - BOARD EVAL ADSP-BF527
ADSP-BF522/ADSP-BF523/ADSP-BF524/ADSP-BF525/ADSP-BF526/ADSP-BF527
TWI CONTROLLER INTERFACE
The processors include a 2-wire interface (TWI) module for
providing a simple exchange method of control data between
multiple devices. The TWI is compatible with the widely used
I 2 C ? bus standard. The TWI module offers the capabilities of
simultaneous master and slave operation and support for both
7-bit addressing and multimedia data arbitration. The TWI
interface utilizes two pins for transferring clock (SCL) and data
(SDA) and supports the protocol at speeds up to 400k bits/sec.
The TWI interface pins are compatible with 5 V logic levels.
Additionally, the TWI module is fully compatible with serial
camera control bus (SCCB) functionality for easier control of
various CMOS camera sensor devices.
10/100 ETHERNET MAC
The ADSP-BF526 and ADSP-BF527 processors offer the capa-
bility to directly connect to a network by way of an embedded
Fast Ethernet Media Access Controller (MAC) that supports
both 10-BaseT (10M bits/sec) and 100-BaseT (100M bits/sec)
operation. The 10/100 Ethernet MAC peripheral on the proces-
sor is fully compliant to the IEEE 802.3-2002 standard and it
provides programmable features designed to minimize supervi-
sion, bus use, or message processing by the rest of the processor
system.
Some standard features are:
? Support of MII and RMII protocols for external PHYs.
? Full duplex and half duplex modes.
? Data framing and encapsulation: generation and detection
of preamble, length padding, and FCS.
? Media access management (in half-duplex operation): col-
lision and contention handling, including control of
retransmission of collision frames and of back-off timing.
? Flow control (in full-duplex operation): generation and
detection of PAUSE frames.
? Station management: generation of MDC/MDIO frames
for read-write access to PHY registers.
? Operating range for active and sleep operating modes, see
? Internal loopback from Tx to Rx.
Some advanced features are:
? Buffered crystal output to external PHY for support of a
single crystal system.
? Automatic checksum computation of IP header and IP
payload fields of Rx frames.
? Independent 32-bit descriptor-driven Rx and Tx DMA
channels.
? Frame status delivery to memory via DMA, including
frame completion semaphores, for efficient buffer queue
management in software.
? Tx DMA support for separate descriptors for MAC header
and payload to eliminate buffer copy operations.
? Convenient frame alignment modes support even 32-bit
alignment of encapsulated Rx or Tx IP packet data in mem-
ory after the 14-byte MAC header.
? Programmable Ethernet event interrupt supports any com-
bination of:
? Any selected Rx or Tx frame status conditions.
? PHY interrupt condition.
? Wake-up frame detected.
? Any selected MAC management counter(s) at half-
full.
? DMA descriptor error.
? 47 MAC management statistics counters with selectable
clear-on-read behavior and programmable interrupts on
half maximum value.
? Programmable Rx address filters, including a 64-bin
address hash table for multicast and/or unicast frames, and
programmable filter modes for broadcast, multicast, uni-
cast, control, and damaged frames.
? Advanced power management supporting unattended
transfer of Rx and Tx frames and status to/from external
memory via DMA during low power sleep mode.
? System wakeup from sleep operating mode upon magic
packet or any of four user-definable wakeup frame filters.
? Support for 802.3Q tagged VLAN frames.
? Programmable MDC clock rate and preamble suppression.
? In RMII operation, seven unused pins may be configured
as GPIO pins for other purposes.
PORTS
Because of the rich set of peripherals, the processor groups the
many peripheral signals to four ports—Port F, Port G, Port H,
and Port J. Most of the associated pins are shared by multiple
signals. The ports function as multiplexer controls.
General-Purpose I/O (GPIO)
The processor has 48 bidirectional, general-purpose I/O (GPIO)
pins allocated across three separate GPIO modules—PORTFIO,
PORTGIO, and PORTHIO, associated with Port F, Port G, and
Port H, respectively. Port J does not provide GPIO functional-
ity. Each GPIO-capable pin shares functionality with other
processor peripherals via a multiplexing scheme; however, the
GPIO functionality is the default state of the device upon
power-up. Neither GPIO output nor input drivers are active by
default.
Rev. D
|
Page 12 of 88 | July 2013
相关PDF资料
PDF描述
TAJB106K020H CAP TANT 10UF 20V 10% 1210
XC9536XL-7VQ44I IC CPLD 36MCELL 7.5NS 44VQFP
GA355DR7GB223KY02L CAP CER 0.022UF 250V 10% 2220
ADP3338AKC-2.85-R7 IC REG LDO 2.85V 1A SOT-223
ADSP-BF525KBCZ-6A IC DSP 16BIT 600MHZ 208CSPBGA
相关代理商/技术参数
参数描述
ADSP-BF527KBCZ-6AX 制造商:Analog Devices 功能描述:- Trays
ADSP-BF527KBCZ6C1X 制造商:Analog Devices 功能描述:- Trays
ADSP-BF527KBCZ-6C2 功能描述:IC DSP 16BIT 600MHZ 289CSPBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:Blackfin® 标准包装:40 系列:TMS320DM64x, DaVinci™ 类型:定点 接口:I²C,McASP,McBSP 时钟速率:400MHz 非易失内存:外部 芯片上RAM:160kB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:0°C ~ 90°C 安装类型:表面贴装 封装/外壳:548-BBGA,FCBGA 供应商设备封装:548-FCBGA(27x27) 包装:托盘 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
ADSP-BF527KBCZ6C2X 制造商:Analog Devices 功能描述:
ADSP-BF527KBCZ-6X 制造商:Analog Devices 功能描述:DSP 32-Bit 600MHz 208-Pin CSP-BGA 制造商:Analog Devices 功能描述:- Trays