Rev. 0.2 / Oct. 2005
56
1
HY5PS12421(L)M
HY5PS12821(L)M
3. Truth Tables
3.1 Command truth table.
Function
CKE
CS
RAS
CAS
WE
BA0
BA1
BA2
A15-A11
A10
A9 - A0
Notes
Previous
Cycle
Current
Cycle
(Extended) Mode Register Set
H
H
L
L
L
L
BA
OP Code
1,2
Refresh (REF)
H
H
L
L
L
H
X
X
X
X
1
Self Refresh Entry
H
L
L
L
L
H
X
X
X
X
1
Self Refresh Exit
L
H
H
X
X
X
X
X
X
X
1,7
L
H
H
H
Single Bank Precharge
H
H
L
L
H
L
BA
X
L
X
1,2
Precharge all Banks
H
H
L
L
H
L
X
X
H
X
1
Bank Activate
H
H
L
L
H
H
BA
Row Address
1,2
Write
H
H
L
H
L
L
BA
Column
L
Column
1,2,3,
Write with Auto Precharge
H
H
L
H
L
L
BA
Column
H
Column
1,2,3,
Read
H
H
L
H
L
H
BA
Column
L
Column
1,2,3
Read with Auto-Precharge
H
H
L
H
L
H
BA
Column
H
Column
1,2,3
No Operation
H
X
L
H
H
H
X
X
X
X
1
Device Deselect
H
X
H
X
X
X
X
X
X
X
1
Power Down Entry
H
L
H
X
X
X
X
X
X
X
1,4
L
H
H
H
Power Down Exit
L
H
H
X
X
X
X
X
X
X
1,4
L
H
H
H
1. All DDR2 SDRAM commands are defined by states of CS, RAS, CAS , WE and CKE at the rising edge of the clock.
2. Bank addesses BA0, BA1, BA2 (BA) determine which bank is to be operated upon. For (E)MRS BA selects an (Extended) Mode
Register.
3. Burst reads or writes at BL=4 cannot be terminated or interrupted. See sections "Reads interrupted by a Read" and "Writes inter-
rupted by a Write" in section 2.2.4 for details.
4. The Power Down Mode does not perform any refresh operations. The duration of Power Down is therefore limited by the refresh
requirements outlined in section 2.2.7.
5. The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. See
section 2.2.2.4.
6. “X” means “H or L (but a defined logic level)”.
7. Self refresh exit is asynchronous.