参数资料
型号: PGA117AIPW
厂商: TEXAS INSTRUMENTS INC
元件分类: 模拟信号调理
英文描述: SPECIALTY ANALOG CIRCUIT, PDSO20
封装: GREEN, PLASTIC, TSSOP-20
文件页数: 13/47页
文件大小: 1545K
代理商: PGA117AIPW
SERIAL INTERFACE INFORMATION
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
CS
SCLK
DIN
DOUT
SPIMode0,0(CPOL=0,CPHA=0)
CS
SCLK
DIN
DOUT
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
SPIMode1,1(CPOL=1,CPHA=1)
SERIAL DIGITAL INTERFACE: SPI MODES
10 A
m
PGA116
PGA117
DOUT
DIN
SBOS424B – MARCH 2008 – REVISED SEPTEMBER 2008 ............................................................................................................................................ www.ti.com
Figure 58. SPI Mode 0,0 and Mode 1,1
Table 2. SPI Mode Setting Description
MODE
CPOL
CPHA
CPOL DESCRIPTION
CPHA DESCRIPTION
0, 0
0
0(1)
Clock idles low
Data are read on the rising edge of clock. Data change on the falling edge of clock.
1, 1
1
1(2)
Clock idles high
Data are read on the rising edge of clock. Data change on the falling edge of clock.
(1)
CPHA = 0 means sample on first clock edge (rising or falling) after a valid CS.
(2)
CPHA = 1 means sample on second clock edge (rising or falling) after a valid CS.
The PGA uses a standard serial peripheral interface
(SPI). Both SPI Mode 0,0 and Mode 1,1 are
supported, as shown in Figure 58 and described in
If there are not even-numbered increments of 16
clocks (that is, 16, 32, 64, and so forth) between CS
going low (falling edge) and CS going high (rising
edge), the device takes no action. This condition
provides reliable serial communication. Furthermore,
this condition also provides a way to quickly reset the
SPI interface to a known starting condition for data
synchronization.
Transmitted
data
are
latched
Figure 59. Digital I/O Structure—PGA116/PGA117
internally on the rising edge of CS.
On the PGA116/PGA117, CS, DIN, and SCLK are
Schmitt-triggered CMOS logic inputs. DIN has a weak
internal
pull-down
to
support
daisy-chain
communications on the PGA116/PGA117. DOUT is a
CMOS logic output. When CS is high, the state of
DOUT is high-impedance. When CS is low, DOUT is
driven as illustrated in Figure 59.
20
Copyright 2008, Texas Instruments Incorporated
Product Folder Link(s): PGA112 PGA113 PGA116 PGA117
相关PDF资料
PDF描述
PGA113AIDGSTG4 SPECIALTY ANALOG CIRCUIT, PDSO10
PGA113AIDGST SPECIALTY ANALOG CIRCUIT, PDSO10
PGA113AIDGSR SPECIALTY ANALOG CIRCUIT, PDSO10
PGA116AIPWG4 SPECIALTY ANALOG CIRCUIT, PDSO20
PGA117AIPWRG4 SPECIALTY ANALOG CIRCUIT, PDSO20
相关代理商/技术参数
参数描述
PGA117AIPWG4 功能描述:特殊用途放大器 Programmable Gain Amp w/Mux RoHS:否 制造商:Texas Instruments 通道数量:Single 共模抑制比(最小值): 输入补偿电压: 工作电源电压:3 V to 5.5 V 电源电流:5 mA 最大功率耗散: 最大工作温度:+ 70 C 最小工作温度:- 40 C 安装风格:SMD/SMT 封装 / 箱体:QFN-20 封装:Reel
PGA117AIPWR 功能描述:特殊用途放大器 Zero-Drift Program Gain AMP/MUX RoHS:否 制造商:Texas Instruments 通道数量:Single 共模抑制比(最小值): 输入补偿电压: 工作电源电压:3 V to 5.5 V 电源电流:5 mA 最大功率耗散: 最大工作温度:+ 70 C 最小工作温度:- 40 C 安装风格:SMD/SMT 封装 / 箱体:QFN-20 封装:Reel
PGA117AIPWRG4 功能描述:特殊用途放大器 Programmable Gain Amp w/Mux RoHS:否 制造商:Texas Instruments 通道数量:Single 共模抑制比(最小值): 输入补偿电压: 工作电源电压:3 V to 5.5 V 电源电流:5 mA 最大功率耗散: 最大工作温度:+ 70 C 最小工作温度:- 40 C 安装风格:SMD/SMT 封装 / 箱体:QFN-20 封装:Reel
PGA-120-AH3-S-TG 制造商:3M Electronic Products Division 功能描述:
PGA120M004B1-1315BLU 制造商:FCI 功能描述: