参数资料
型号: PIC18LF2450T-I/SO
厂商: Microchip Technology
文件页数: 41/143页
文件大小: 0K
描述: IC PIC MCU FLASH 8KX16 28SOIC
标准包装: 1,600
系列: PIC® 18F
核心处理器: PIC
芯体尺寸: 8-位
速度: 48MHz
连通性: UART/USART,USB
外围设备: 欠压检测/复位,HLVD,POR,PWM,WDT
输入/输出数: 23
程序存储器容量: 16KB(8K x 16)
程序存储器类型: 闪存
RAM 容量: 768 x 8
电压 - 电源 (Vcc/Vdd): 2 V ~ 5.5 V
数据转换器: A/D 10x10b
振荡器型: 内部
工作温度: -40°C ~ 85°C
封装/外壳: 28-SOIC(0.295",7.50mm 宽)
包装: 带卷 (TR)
PIC18F2450/4450
2006 Microchip Technology Inc.
Advance Information
DS39760A-page 133
TABLE 14-1:
DIFFERENTIAL OUTPUTS TO
TRANSCEIVER
TABLE 14-2:
SINGLE-ENDED INPUTS
FROM TRANSCEIVER
The UOE signal toggles the state of the external
transceiver. This line is pulled low by the device to
enable the transmission of data from the SIE to an
external device.
14.2.2.3
Pull-up Resistors
The PIC18F2450/4450 devices require an external pull-
up resistor to meet the requirements for low-speed and
full-speed USB. Either an external 3.3V supply or the
VUSB pin may be used to pull up D+ or D-. The pull-up
resistor must be 1.5 k
Ω (±5%) as required by the USB
specifications. Figure 14-3 shows an example with the
VUSB pin.
FIGURE 14-3:
EXTERNAL CIRCUITRY
14.2.2.4
Ping-Pong Buffer Configuration
The usage of ping-pong buffers is configured using the
PPB1:PPB0 bits. Refer to Section 14.4.4 “Ping-Pong
Buffering” for a complete explanation of the ping-pong
buffers.
14.2.2.5
USB Output Enable Monitor
The USB OE monitor provides indication as to whether
the SIE is listening to the bus or actively driving the bus.
This is enabled by default when using an external
transceiver or when UCFG<6> = 1.
The USB OE monitoring is useful for initial system
debugging, as well as scope triggering during eye
pattern generation tests.
14.2.2.6
Eye Pattern Test Enable
An automatic eye pattern test can be generated by the
module when the UCFG<7> bit is set. The eye pattern
output will be observable based on module settings,
meaning that the user is first responsible for configuring
the SIE clock settings, pull-up resistor and Transceiver
mode. In addition, the module has to be enabled.
Once UTEYE is set, the module emulates a switch from
a receive to transmit state and will start transmitting a
J-K-J-K bit sequence (K-J-K-J for full speed). The
sequence will be repeated indefinitely while the Eye
Pattern Test mode is enabled.
Note that this bit should never be set while the module
is connected to an actual USB system. This test mode
is intended for board verification to aid with USB
certification tests. It is intended to show a system
developer the noise integrity of the USB signals which
can
be
affected
by
board
traces,
impedance
mismatches
and
proximity
to
other
system
components. It does not properly test the transition
from a receive to a transmit state. Although the eye
pattern is not meant to replace the more complex USB
certification test, it should aid during first order system
debugging.
14.2.2.7
Internal Regulator
The PIC18F2450/4450 devices have a built-in 3.3V
regulator to provide power to the internal transceiver and
provide a source for the external pull-ups. An external
220 nF (±20%) capacitor is required for stability.
The regulator is enabled by default and can be disabled
through the VREGEN Configuration bit. When enabled,
the voltage is visible on pin VUSB. When the regulator
is disabled, a 3.3V source must be provided through
the VUSB pin for the internal transceiver. If the internal
transceiver is disabled, VUSB is not used.
VPO
VMO
Bus State
00
Single-Ended Zero
01
Differential ‘0’
10
Differential ‘1’
11
Illegal Condition
VP
VM
Bus State
00
Single-Ended Zero
01
Low Speed
10
High Speed
11
Error
PIC
Microcontroller
Host
Controller/HUB
VUSB
D+
D-
Note:
The above setting shows a typical connection
for a full-speed configuration using an on-chip
regulator and an external pull-up resistor.
1.5 k
Ω
Note:
The drive from VUSB is sufficient to only
drive an external pull-up in addition to the
internal transceiver.
Note 1: Do not enable the internal regulator if an
external regulator is connected to VUSB.
2: VDD must be greater than VUSB at all
times, even with the regulator disabled.
相关PDF资料
PDF描述
PIC18LF4320-I/PT IC MCU FLASH 4KX16 EEPROM 44TQFP
PIC18LF4321-I/ML IC PIC MCU FLASH 4KX16 44QFN
PIC18LF4431-I/ML IC PIC MCU FLASH 8KX16 44QFN
PIC18LF44J10-I/P IC PIC MCU FLASH 8KX16 40DIP
PIC18LF452-I/ML IC MCU FLASH 16KX16 A/D 44QFN
相关代理商/技术参数
参数描述
PIC18LF2455-I/SO 功能描述:8位微控制器 -MCU 24kBF 2048RM FSUSB2 RoHS:否 制造商:Silicon Labs 核心:8051 处理器系列:C8051F39x 数据总线宽度:8 bit 最大时钟频率:50 MHz 程序存储器大小:16 KB 数据 RAM 大小:1 KB 片上 ADC:Yes 工作电源电压:1.8 V to 3.6 V 工作温度范围:- 40 C to + 105 C 封装 / 箱体:QFN-20 安装风格:SMD/SMT
PIC18LF2455-I/SP 功能描述:8位微控制器 -MCU 24kBF 2048RM FSUSB2 RoHS:否 制造商:Silicon Labs 核心:8051 处理器系列:C8051F39x 数据总线宽度:8 bit 最大时钟频率:50 MHz 程序存储器大小:16 KB 数据 RAM 大小:1 KB 片上 ADC:Yes 工作电源电压:1.8 V to 3.6 V 工作温度范围:- 40 C to + 105 C 封装 / 箱体:QFN-20 安装风格:SMD/SMT
PIC18LF2455-I/SP 制造商:Microchip Technology Inc 功能描述:8 Bit Microcontroller Clock Speed:48MHz
PIC18LF2455T-I/SO 功能描述:8位微控制器 -MCU 24kBF 2048RM FSUSB2 RoHS:否 制造商:Silicon Labs 核心:8051 处理器系列:C8051F39x 数据总线宽度:8 bit 最大时钟频率:50 MHz 程序存储器大小:16 KB 数据 RAM 大小:1 KB 片上 ADC:Yes 工作电源电压:1.8 V to 3.6 V 工作温度范围:- 40 C to + 105 C 封装 / 箱体:QFN-20 安装风格:SMD/SMT
PIC18LF2458-I/SO 功能描述:8位微控制器 -MCU 24KB Flash 2KB RAM RoHS:否 制造商:Silicon Labs 核心:8051 处理器系列:C8051F39x 数据总线宽度:8 bit 最大时钟频率:50 MHz 程序存储器大小:16 KB 数据 RAM 大小:1 KB 片上 ADC:Yes 工作电源电压:1.8 V to 3.6 V 工作温度范围:- 40 C to + 105 C 封装 / 箱体:QFN-20 安装风格:SMD/SMT