参数资料
型号: A54SX08A-2CQ208
厂商: Electronic Theatre Controls, Inc.
元件分类: FPGA
英文描述: SX-A Family FPGAs
中文描述: 的SX - A系列FPGA的
文件页数: 17/108页
文件大小: 720K
代理商: A54SX08A-2CQ208
SX-A Family FPGAs
v5.1
1-11
Probing Capabilities
SX-A devices also provide an internal probing capability
that is accessed with the JTAG pins. The Silicon Explorer II
diagnostic hardware is used to control the TDI, TCK, TMS,
and TDO pins to select the desired nets for debugging.
The user assigns the selected internal nets in Actel Silicon
Explorer II software to the PRA/PRB output pins for
observation. Silicon Explorer II automatically places the
device into JTAG mode. However, probing functionality is
only activated when the TRST pin is driven high or left
floating, allowing the internal pull-up resistor to pull
TRST High. If the TRST pin is held Low, the TAP controller
remains in the Test-Logic-Reset state so no probing can
be performed. However, the user must drive the TRST pin
High or allow the internal pull-up resistor to pull TRST
High.
When selecting the
Reserve Probe Pin
box as shown in
Figure 1-12 on page 1-9
, direct the layout tool to reserve
the PRA and PRB pins as dedicated outputs for probing.
This
Reserve
option is merely a guideline. If the designer
assigns user I/Os to the PRA and PRB pins and selects the
Reserve Probe Pin
option, Designer Layout will
override the
Reserve Probe Pin
option and place the
user I/Os on those pins.
To allow probing capabilities, the security fuse must not
be programmed. Programming the security fuse disables
the JTAG and probe circuitry.
Table 1-9
summarizes the
possible device configurations for probing once the
device leaves the Test-Logic-Reset JTAG state.
Table 1-9
Device Configuration Options for Probe Capability (TRST Pin Reserved)
TRST
1
JTAG Mode
Security Fuse Programmed
PRA, PRB
2
User I/O
3
TDI, TCK, TDO
2
Dedicated
Low
No
JTAG Disabled
High
No
Probe Circuit Outputs
User I/O
3
JTAG I/O
User I/O
3
Flexible
Low
No
High
No
Probe Circuit Outputs
JTAG I/O
Yes
Probe Circuit Secured
Probe Circuit Secured
Notes:
1. If the TRST pin is not reserved, the device behaves according to TRST = High as described in the table.
2. Avoid using the TDI, TCK, TDO, PRA, and PRB pins as input or bidirectional ports. Since these pins are active during probing, input
signals will not pass through these pins and may cause contention.
3. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. Unused pins are automatically tristated by
the Designer software.
相关PDF资料
PDF描述
A54SX16A-2CQ208 SX-A Family FPGAs
A54SX72A-2CQ208 SX-A Family FPGAs
A54SX32A-2CQ208 SX-A Family FPGAs
A54SX08A-2CQ208A SX-A Family FPGAs
A54SX16A-2CQ208A SX-A Family FPGAs
相关代理商/技术参数
参数描述
A54SX08A-2CQ208A 制造商:未知厂家 制造商全称:未知厂家 功能描述:SX-A Family FPGAs
A54SX08A-2CQ208B 制造商:未知厂家 制造商全称:未知厂家 功能描述:SX-A Family FPGAs
A54SX08A-2CQ208I 制造商:未知厂家 制造商全称:未知厂家 功能描述:SX-A Family FPGAs
A54SX08A-2CQ208M 制造商:未知厂家 制造商全称:未知厂家 功能描述:SX-A Family FPGAs
A54SX08A-2FG144 功能描述:IC FPGA SX 12K GATES 144-FBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:SX-A 标准包装:90 系列:ProASIC3 LAB/CLB数:- 逻辑元件/单元数:- RAM 位总计:36864 输入/输出数:157 门数:250000 电源电压:1.425 V ~ 1.575 V 安装类型:表面贴装 工作温度:-40°C ~ 125°C 封装/外壳:256-LBGA 供应商设备封装:256-FPBGA(17x17)