参数资料
型号: ADP5020CP-EVALZ
厂商: Analog Devices Inc
文件页数: 20/28页
文件大小: 0K
描述: BOARD EVAL PMU IMAGING ADP5020
设计资源: Powering AD9272 with ADP5020 Switching Regulator PMU for Increased Efficiency (CN0135)
标准包装: 1
主要目的: DC/DC,LDO 步降
输出及类型: 3,非隔离
输出电压: 3.3V,1.2V,1.8V
电流 - 输出: 600mA,250mA,150mA
输入电压: 2.4 ~ 5.5 V
稳压器拓扑结构: 降压
频率 - 开关: 3MHz
板类型: 完全填充
已供物品: 2 板,CD
已用 IC / 零件: ADP5020
ADP5020
The application processor, together with the regulator power
good signal, controls the XSHTDN pin, as shown in Table 18.
After a regulator is enabled and no failure condition is detected
(power good = 1 in Bits[3:1] of the REG_CONTROL_STATUS
register, Address 0x03), the level of the XSHTDN pin is con-
trolled by Bit 0 (FORCE_XS) in the REG_CONTROL_STATUS
register. Therefore, the application processor can write to this
register to gain control over the XSHTDN pin. However, if the
EN signal is high, the level on the XSHTDN pin depends on the
power good condition of the regulator.
Table 18. Truth Table
POWER-UP/POWER-DOWN STATE FLOW
When the device is enabled, the UVLO circuit constantly monitors
the supply voltage. If the supply voltage falls below the V UVLOF
threshold, typically 2.0 V, the regulators are immediately turned
off. All the internal analog circuits are then disabled to save power,
except the power-on reset (POR) circuit, which detects if the supply
voltage is dropping. If the supply voltage is higher than the POR
threshold, the POR circuit keeps the logic circuits operating
properly and retains the internal values of the registers. This
POR threshold is set to approximately 1.4 V.
If the supply voltage goes below the V UVLOR threshold, but not
EN
Power
XSHTDN
below the POR threshold, the registers are preserved. If the supply
Pin
0
0
0
0
1
1
I 2 C Regulator Enable
0
1
1
1
Good
0
X 1
0
1
1
0
FORCE_XS
X 1
0
1
1
X 1
X 1
Pin
0
0
0
1
1
0
voltage returns to the normal operating level (above V UVLOR ),
a new activation does not require initialization of the registers.
However, if the supply voltage goes below the POR level, the
device is held in reset state. When the input voltage resumes the
proper operating level, the host controller must reload the registers.
The additional current required to keep the POR monitoring
circuits alive during UVLO is estimated to be approximately 1 μA.
1
X = don’t care.
NO POWER
VDDx > V POR
LEVEL
VDDx < V POR
INTERNAL
RESET
VDD x < V POR
EN = LOW
EN = LOW AND 1 2 C OFF
COMMAND
OR VDDx < V UVLOF
STAND BY
EN = HIGH
NORMAL
OPERATION
I 2 C
COMMANDS
DEVICE ENABLED
(EN_ALL OR EN = HIGH)
EN = LOW OR I 2 C OFF
COMMAND
OR VDDx < V UVLOF
TSD
STARTUP
SEQUENCER
SEQUENCE
END, AND ALL REGULATIONS ARE
POWER GOOD
Figure 27. State Flow
Rev. 0 | Page 20 of 2 8
相关PDF资料
PDF描述
ECM06DTMD-S189 CONN EDGECARD 12POS R/A .156 SLD
ESH2DHE3/5BT DIODE 2A 200V 25NS UF RECT SMB
REC3-4812DRWZ/H2/A CONV DC/DC 3W 18-72VIN +/-12VOUT
ESH2D-E3/5BT DIODE 2A 200V 25NS UF RECT SMB
ESH2CHE3/5BT DIODE 2A 150V 25NS UF RECT SMB
相关代理商/技术参数
参数描述
ADP5022 制造商:AD 制造商全称:Analog Devices 功能描述:Dual 3 MHz, 600 mA Buck Regulator with 150 mA LDO
ADP50220003ACBZR 制造商:Analog Devices 功能描述:
ADP50220005ACBZR 制造商:Analog Devices 功能描述:
ADP5022ACBZ-1-R7 功能描述:IC REG TRPL BCK/LINEAR 16WLCSP RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - 线性 + 切换式 系列:- 标准包装:2,500 系列:- 拓扑:降压(降压)同步(3),线性(LDO)(2) 功能:任何功能 输出数:5 频率 - 开关:300kHz 电压/电流 - 输出 1:控制器 电压/电流 - 输出 2:控制器 电压/电流 - 输出 3:控制器 带 LED 驱动器:无 带监控器:无 带序列发生器:是 电源电压:5.6 V ~ 24 V 工作温度:-40°C ~ 85°C 安装类型:* 封装/外壳:* 供应商设备封装:* 包装:*
ADP5022ACBZ-1-R7 制造商:Analog Devices 功能描述:DUAL BUCK REGULATOR W/LDO IC