参数资料
型号: DC859A
厂商: Linear Technology
文件页数: 19/32页
文件大小: 0K
描述: EVAL BOARD FOR LTC4267
设计资源: DC859A Design File
DC859A Schematic
标准包装: 1
主要目的: 电源管理,以太网供电(POE)
嵌入式:
已用 IC / 零件: LTC4267
已供物品:
LTC4267
26
4267fc
transformer voltage is higher than the PSE voltage, the
LTC4267 switching regulator will draw power from the
transformer. In this situation, it is necessary to address the
issue of power cycling that may occur if a PSE is present.
The PSE will detect the PD and apply power. If the switcher
is being powered by the wall transformer, then the PD will
not meet the minimum load requirement and the PSE will
subsequently remove power. The PSE will again detect
the PD and power cycling will start. With a transformer
voltage above the PSE voltage, it is necessary to either
disable the signature, as shown in option 2, or install a
minimum load on the output of the LTC4267 interface to
prevent power cycling.
The third option also applies power directly to the LTC4267
switching regulator, bypassing the LTC4267 interface
controller and omitting diode D9. With the diode omit-
ted, the transformer voltage is applied to the LTC4267
interface controller in addition to the switching regulator.
For this reason, it is necessary to ensure that the trans-
former maintain the voltage between 38V and 57V to keep
the LTC4267 interface controller in its normal operating
range. The third option has the advantage of automatically
disabling the 25kΩ signature resistor when the external
voltage exceeds the PSE voltage.
Power-Up Sequencing the LTC4267
The LTC4267 consists of two functional cells, the PD
interface and the switching regulator, and the power up
sequencing of these two cells must be carefully considered.
The PD designer should ensure that the switching regulator
does not begin operation until the interface has completed
charging up the load capacitor. This will ensure that the
switcher load current does not compete with the load
capacitor charging current provided by the PD interface
current limit circuit. Overlooking this consideration may
result in slow power supply ramp up, power-up oscillation,
and possibly thermal shutdown.
The LTC4267 includes a power good signal in the PD inter-
face that can be used to indicate to the switching regulator
that the load capacitor is fully charged and ready to handle
the switcher load. Figure 7 shows two examples of ways
the PWRGD signal can be used to control the switching
regulator. The rst example employs an N-channel MOSFET
to drive the ITH/RUN port below the shutdown threshold
(typically 0.28V). The second example drives PVCC below
the PVCCturn-offthreshold.Employingthesecondexample
has the added advantage of adding delay to the switching
regulator start-up beyond the time the power good signal
becomes active. The second example ensures additional
timing margin at start-up without the need for added delay
components. In applications where it is not desirable to
utilize the power good signal, sufcient timing margin can
be achieved with RSTART and CPVCC. RSTART and CPVCC
should be set to a delay of two to three times longer than
the duration needed to charge up C1.
Layout Considerations for the LTC4267
The most critical layout considerations for the LTC4267
are the placement of the supporting external components
associated with the switching regulator. Efciency, stability,
and load transient response can deteriorate without good
layout practices around critical components.
For the LTC4267 switching regulator, the current loop
through C1, T1 primary, Q1, and RSENSE must be given
careful layout attention. (Refer to Figure 11.) Because of
the high switching current circulating in this loop, these
components should be placed in close proximity to each
other. In addition, wide copper traces or copper planes
should be used between these components. If vias are
necessary to complete the connectivity of this loop,
placing multiple vias lined perpendicular to the ow of
current is essential for minimizing parasitic resistance and
reducing current density. Since the switching frequency
and the power levels are substantial, shielding and high
frequency layout techniques should be employed. A low
current, low impedance alternate connection should be
employed between the PGND pins of the LTC4267 and the
PGND side of RSENSE, away from the high current loop.
This Kelvin sensing will ensure an accurate representation
of the sense voltage is measured by the LTC4267.
The placement of the feedback resistors R1 and R2 as
well as the compensation capacitor CC is very important
in the accuracy of the output voltage, the stability of the
main control loop, and the load transient response. In
an isolated design application, R1, R2, and CC should be
placed as close as possible to the error amplier’s input
APPLICATIO S I FOR ATIO
WU
UU
相关PDF资料
PDF描述
P1812R-104K INDUCTOR POWER 100UH SMD
EBA28DTKN-S288 CONN EDGECARD 56POS .125 EXTEND
A3AAB-2606M IDC CABLE- ASC26B/AE26M/ASC26B
EB41-S0K1060X CONN EDGEBOARD DUAL 20POS 3A
H3AKH-3018G IDC CABLE - HSC30H/AE30G/HPK30H
相关代理商/技术参数
参数描述
DC-85FMMT 制造商:Polycase 功能描述:Enclosure;Flanged;PanelMount;ABS,UL94-5VA;Black;8.25x5x4.33 In;DC Series
DC-85FMMT01 制造商:Polycase 功能描述:Enclosure;Flanged;PanelMount;ABS,UL94-5VA;Gray;8.25x5x4.33 In;DC Series
DC-85PMMT 制造商:Polycase 功能描述:Enclosure;Box-Lid;Desktop;ABS,UL94-5VA;Black;8.25x5x4.33 In;DC Series
DC-85PMMT01 制造商:Polycase 功能描述:Enclosure;Box-Lid;Desktop;ABS,UL94-5VA;Gray;8.25x5x4.33 In;DC Series
DC872A 制造商:Linear Technology 功能描述:DEMO BOARD FOR LTC4213CDD 制造商:Linear Technology 功能描述:EVAL BOARD, LTC4213CDD OVERVOLTAGE PROT