参数资料
型号: EP20K600EFC1020-1ES
英文描述: FPGA
中文描述: FPGA的
文件页数: 27/114页
文件大小: 1623K
代理商: EP20K600EFC1020-1ES
2
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
Note to tables:
(1)
The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to
57,000 additional gates.
...and More
Features
s
Designed for low-power operation
1.8-V and 2.5-V supply voltage (see Table 3)
MultiVoltTM I/O interface support to interface with 1.8-V, 2.5-V,
3.3-V, and 5.0-V devices (see Table 3)
ESB offering programmable power-saving mode
Notes:
(1)
Certain APEX 20K devices are 5.0-V tolerant. See “MultiVolt I/O Interface” on page
46 for details.
(2)
APEX 20KE devices can be 5.0-V tolerant by using an external resistor.
Table 2. APEX 20K Device Features
Feature
EP20K300E
EP20K400
EP20K400E
EP20K600E
EP20K1000E
EP20K1500E
Maximum
system gates
728,000
1,052,000
1,537,000
1,772,000
2,392,000
Typical gates
300,000
400,000
600,000
1,000,000
1,500,000
LEs
11,520
16,640
24,320
38,400
51,840
ESBs
72
104
152
160
216
Maximum
RAM bits
147,456
212,992
311,296
327,680
442,368
Maximum
macrocells
1,152
1,664
2,432
2,560
3,456
Maximum user
I/O pins
408
502
488
588
708
808
Table 3. APEX 20K Supply Voltages
Feature
Device
EP20K100
EP20K200
EP20K400
EP20K30E
EP20K60E
EP20K100E
EP20K160E
EP20K200E
EP20K300E
EP20K400E
EP20K600E
EP20K1000E
EP20K1500E
Internal supply voltage (VCCINT) 2.5 V
1.8 V
MultiVolt I/O interface voltage
levels (VCCIO)
2.5 V, 3.3 V, 5.0 V (1)
1.8 V, 2.5 V, 3.3 V,
5.0 V (2)
相关PDF资料
PDF描述
EP20K600EFC1020-1X FPGA
EP20K600EFC1020-2 FPGA
EP20K600EFC1020-2ES FPGA
EP20K600EFC1020-2X FPGA
EP20K600EFC1020-3ES FPGA
相关代理商/技术参数
参数描述
EP20K600EFC1020-1X 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600EFC1020-2 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600EFC1020-2ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600EFC1020-2X 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600EFC1020-3 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA