参数资料
型号: EVAL-ADF4193EBZ2
厂商: Analog Devices Inc
文件页数: 7/32页
文件大小: 0K
描述: BOARD EVALUATION EB2 FOR ADF4193
标准包装: 1
主要目的: 计时,频率合成器
嵌入式:
已用 IC / 零件: ADF4193
主要属性: 400 MHz ~ 3.5 GHz,数字式可编程输出相位
次要属性: 板不包括环路滤波器和 VCO
已供物品: 板,缆线,CD
相关产品: ADF4193BCPZ-ND - IC PLL FREQ SYNTHESIZER 32LFCSP
ADF4193BCPZ-RL7-ND - IC PLL FREQ SYNTHESIZER 32LFCSP
ADF4193BCPZ-RL-ND - IC PLL FREQ SYNTHESIZER 32LFCSP
Data Sheet
ADF4193
Rev. F | Page 15 of 32
FRAC/INT REGISTER (R0)
05328-023
DB23
RESERVED
0
DB22
N8
DB21
N7
DB20
N6
DB19
N5
DB18
N4
DB17
N3
DB16
N2
DB15
N1
DB14
F12
DB13
F11
DB12
F10
DB11
F9
DB10
F8
DB9
F7
DB8
F6
DB7
F5
DB6
F4
DB5
F3
DB4
F2
DB3
F1
DB2
C3 (0)
DB1
C2 (0)
DB0
C1 (0)
8-BIT RF INT VALUE
12-BIT RF FRAC VALUE
CONTROL
BITS
F12
0
.
1
F11
0
.
1
F10
0
.
1
..........
F3
0
.
1
F2
0
1
.
0
1
F1
0
1
0
1
.
0
1
0
1
FRACTIONAL VALUE (FRAC)
0
1
2
3
.
4092
4093
4094
4095
N8
0
.
1
N7
0
.
1
N6
0
.
1
N5
1
.
1
N4
1
.
1
N3
0
.
1
N2
1
.
1
N1
0
.
1
INTEGER VALUE (INT)
26
.
255
0 = < FRAC < MOD
Figure 29. FRAC/INT Register (R0)
R0, the FRAC/INT register, is used to program the synthesizer
output frequency. On the next PFD cycle following a write to
R0, the N divider section is updated with the new INT and
FRAC values. At the same time, the PLL automatically enters
fast lock mode and the charge pump current is increased to its
maximum value and stays at this value until the ICP timeout
counter times out, and switches SW1, SW2, and SW3 closed
and remains closed until the SW1, SW2, and SW3 timeout
counters time out.
Once all registers are programmed during the initialization
sequence (see Table 8), all that is required thereafter to program
a new channel is a write to R0. However, as described in the
Programming section, it can also be desirable to program R1
and R2 register settings on a channel-by-channel basis. These
settings are double buffered by the write to R0. This means
that while the data is loaded through the serial interface on the
respective R1 and R2 write cycles, the synthesizer is not updated
with their data until the next write to Register R0.
Control Bits
The three LSBs, Control Bit C3, Control Bit C2, and Control Bit C1,
should be set to 0, 0, 0, respectively, to select R0, the FRAC/INT
register.
Reserved Bit
Bit DB23 is reserved and must be set to 0.
8-Bit INT Value
These eight bits set the INT value, which determines the integer
part of the feedback division factor. All integer values from 26
to 255 are allowed. See the Worked Example section.
12-Bit FRAC Value
The 12 FRAC bits set the numerator of the fraction that is input
to the Σ-Δ modulator. This, along with INT, specifies the new
frequency channel that the synthesizer locks to, as shown in the
Worked Example section. FRAC values from 0 to MOD 1
cover channels over a frequency range equal to the PFD reference
frequency.
相关PDF资料
PDF描述
RMC06DRTH-S734 CONN EDGECARD 12POS DIP .100 SLD
HBM18DSUN CONN EDGECARD 36POS .156 DIP SLD
RSC06DREI-S734 CONN EDGECARD 12POS .100 EYELET
EBA24DRMI CONN EDGECARD 48POS .125 SQ WW
MAX8663ETL+T IC PMIC LI+ SNGL CELL 40TQFN
相关代理商/技术参数
参数描述
EVAL-ADF4206-7EB1 制造商:Analog Devices 功能描述:EVALUATION BOARD FOR DUAL RF PLL FREQUENCY SYNTHESIZERS 制造商:Analog Devices 功能描述:DUAL RF PLL FREQ SYNTHESIZERS - Bulk
EVAL-ADF4208EB1 制造商:Analog Devices 功能描述:Evaluation Board For Dual RF PLL Frequency Synthesizers 制造商:Analog Devices 功能描述:DUAL RF PLL FREQ SYNTHESIZERS - Bulk
EVAL-ADF4212EB1 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk
EVAL-ADF4213EB1 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk
EVAL-ADF4213EB2 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk