参数资料
型号: MPC9893FAR2
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟及定时
英文描述: 9893 SERIES, PLL BASED CLOCK DRIVER, 12 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP48
封装: 7 X 7 MM, LQFP-48
文件页数: 14/16页
文件大小: 285K
代理商: MPC9893FAR2
MPC9893
TIMING SOLUTIONS
7
MOTOROLA
APPLICATIONS INFORMATION
Definitions
IDCS: Intelligent Dynamic Clock Switch. The IDCS monitors
both primary and secondary clock signals. Upon a failure of
the primary clock signal, the IDCS switches to a valid
secondary clock signal and status flags are set.
Reference clock signal fref: The clock signal that is selected
by the IDCS or REF_SEL as the input reference to the PLL.
Manual mode: The reference clock frequency is selected by
REF_SEL.
Automatic mode: The reference clock frequency is
determined by the internal IDCS logic.
Primary clock: The input clock signal selected by REF_SEL.
The primary clock may or may not be the reference clock,
depending on switch mode and IDCS status.
Secondary clock: The input clock signal not selected by
REF_SEL
Selected clock: The CLK_IND flag indicates the reference
clock signal: CLK_IND = 0 indicates CLK0 is the clock
reference signal, CLK_IND =1 indicates CLK1 is the
reference clock signal.
Clock failure: A valid clock signal that is stuck (high or low) for
at least one input clock period. The primary clock and the
secondary clock is monitored for failure. Valid clock signals
must be within the AC and DC specification for the input
reference clock. A loss of clock is detected if as well as the
loss of both clocks. In the case of both clocks lost, the
MPC9893 will set the alarm flags and the PLL will stall. The
MPC9893 does not monitor and detect changes in the input
frequency.
Automatic mode and IDCS commanded clock switch
MAN/A
= 1, IDCS enabled: Both primary and secondary
clocks are monitored. The first clock failure is reported by its
ALARMx status flag (clock failure is indicated by a logic low).
The ALARMx status is flag latched and remains latched until
reset by assertion of ALARM_RST.
If the clock failure occurs on the primary clock, the IDCS
attempts to switch to the secondary clock. The secondary
clock signal needs to be valid for a successful switch. Upon a
successful switch, CLK_IND indicates the reference clock,
which may now be different as that originally selected by
REF_SEL.
Manual mode
MAN/A
= 0, IDCS disabled: PLL functions normally and both
clocks are monitored. The reference clock signal will always
be the clock signal selected by REF_SEL and will be
indicated by CLK_IND.
Clock output transition
A clock switch, either in automatic or manual mode, follows
the next negative edge of the newly selected reference clock
signal. The feedback and newly selected reference clock
edge will start to slew to alignment at the next positive edge of
both signals. Output runt pulses are eliminated.
Reset
ALARM_RST is asserted by a negative edge. It generates a
one-shot reset pulse that clears both ALARMx latches and
the CLK_IND latch. If both CLK0 and CLK1 are invalid or fail
when ALARM_RST is asserted, both ALARMx flags will be
latched after one FB signal period and CLK_IND will be
latched (L) indicating CLK0 is the reference signal. While
neither ALARMx flag is latched (ALARMx = H), the CLK_IND
can be freely changed with REF_SEL.
OE/MR: Reset the data generator and output disable. Does
not reset the IDCS flags.
Acquiring frequency lock at startup
1. On startup, OE/MR must be asserted to reset the output
dividers. The IDCS should be disabled (MAN/A=0) during
startup to select the manual mode and the primary clock.
2. The PLL will attempt to gain lock if the primary clock is
present on startup. PLL lock requires the specified lock time.
3. Applying a high to low transition to ALARM_RST will clear
the alarm flags.
4. Enable the IDCS (MAN/A=1) to enable to IDCS.
Power Supply Filtering
The MPC9893 is a mixed analog/digital product. Its analog
circuitry is naturally susceptible to random noise, especially if
this noise is seen on the power supply pins. Random noise
on the VCC_PLL (PLL) power supply impacts the device
characteristics, for instance I/O jitter. The MPC9893 provides
separate power supplies for the output buffers (VCC) and the
phase-locked loop (VCC_PLL) of the device. The purpose of
this design technique is to isolate the high switching noise
digital outputs from the relatively sensitive internal analog
phase-locked loop. In a digital system environment where it is
more difficult to minimize noise on the power supplies a
second level of isolation may be required. The simple but
effective form of isolation is a power supply filter on the
VCC_PLL pin for the MPC9893. Figure 3. illustrates a typical
power supply filter scheme. The MPC9893 frequency and
phase stability is most susceptible to noise with spectral
content in the 100kHz to 20MHz range. Therefore the filter
should be designed to target this range. The key parameter
that needs to be met in the final filter design is the DC voltage
drop across the series filter resistor RF. From the data sheet
the ICC_PLL current (the current sourced through the
VCC_PLL pin) is typically 2 mA (5 mA maximum), assuming
that a minimum of 2.325V (VCC=3.3V or VCC=2.5V) must be
maintained on the VCC_PLL pin. The resistor RF shown in
Figure 3. “VCC_PLL Power Supply Filter” must have a
resistance of 9-10 to meet the voltage drop criteria.
相关PDF资料
PDF描述
MPC991FAR2 PLL BASED CLOCK DRIVER, 13 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP52
MPC991FAR2 PLL BASED CLOCK DRIVER, 13 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP52
MPC993FA 993 SERIES, PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC9952FAR2 PLL BASED CLOCK DRIVER, 11 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC9952FA PLL BASED CLOCK DRIVER, 11 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
相关代理商/技术参数
参数描述
MPC9894 制造商:未知厂家 制造商全称:未知厂家 功能描述:Quad Input Redundant IDCS Clock Generator
MPC9894VM 制造商:IDT from Components Direct 功能描述:IDT MPC9894VM PLL - Trays 制造商:IDT 功能描述:IDT MPC9894VM PLL
MPC990 制造商:MOTOROLA 制造商全称:Motorola, Inc 功能描述:LOW VOLTAGE PLL CLOCK DRIVER
MPC990F18 F44A WAF 制造商:Motorola Inc 功能描述:
MPC991 制造商:MOTOROLA 制造商全称:Motorola, Inc 功能描述:LOW VOLTAGE PLL CLOCK DRIVER