参数资料
型号: NAND01GR4B2BV1T
厂商: NUMONYX
元件分类: PROM
英文描述: 64M X 16 FLASH 1.8V PROM, 25000 ns, PDSO48
封装: 12 X 17 MM, 0.65 MM HEIGHT, PLASTIC, USOP-48
文件页数: 20/58页
文件大小: 943K
代理商: NAND01GR4B2BV1T
27/58
NAND512-B, NAND01G-B, NAND02G-B, NAND04G-B, NAND08G-B
Block Erase
Erase operations are done one block at a time. An
erase operation sets all of the bits in the ad-
dressed block to ‘1’. All previous data in the block
is lost.
An erase operation consists of three steps (refer to
1.
One bus cycle is required to setup the Block
Erase command. Only addresses A18-A27
(x8) or A17-A26 (x16) are used, the other
address inputs are ignored.
2.
two or three bus cycles are then required to
load the address of the block to be erased.
Refer to Table 8. and Table 9. for the block
addresses of each device.
3.
one bus cycle is required to issue the Block
Erase confirm command to start the P/E/R
Controller.
The operation is initiated on the rising edge of
write Enable, W, after the confirm command is is-
sued. The P/E/R Controller handles Block Erase
and implements the verify process.
During the Block Erase operation, only the Read
Status Register and Reset commands will be ac-
cepted, all other commands will be ignored.
Once the program operation has completed the P/
E/R Controller bit SR6 is set to ‘1’ and the Ready/
Busy signal goes High. If the operation completed
successfully, the Write Status Bit SR0 is ‘0’, other-
wise it is set to ‘1’.
Figure 17. Block Erase Operation
Reset
The Reset command is used to reset the Com-
mand Interface and Status Register. If the Reset
command is issued during any operation, the op-
eration will be aborted. If it was a program or erase
operation that was aborted, the contents of the
memory locations being modified will no longer be
valid as the data will be partially programmed or
erased.
If the device has already been reset then the new
Reset command will not be accepted.
The Ready/Busy signal goes Low for tBLBH4 after
the Reset command is issued. The value of tBLBH4
depends on the operation that the device was per-
forming when the command was issued, refer to
Table 24. for the values.
I/O
RB
Block Address
Inputs
SR0
ai07593
D0h
70h
60h
Block Erase
Setup Code
Confirm
Code
Read Status Register
Busy
tBLBH3
(Erase Busy time)
相关PDF资料
PDF描述
NAND01GR4B2CV6T 64M X 16 FLASH 1.8V PROM, 25000 ns, PDSO48
NAND01GR4B2CZA1E 64M X 16 FLASH 1.8V PROM, 25000 ns, PBGA63
NAND01GW3A0BZB1 128M X 8 FLASH 3V PROM, 35 ns, PBGA63
NAND512R4A2CZB6E 32M X 16 FLASH 1.8V PROM, 35 ns, PBGA55
NAND512R4A0BZA6 32M X 16 FLASH 1.8V PROM, 35 ns, PBGA63
相关代理商/技术参数
参数描述
NAND01GR4B2BZA1 制造商:STMICROELECTRONICS 制造商全称:STMicroelectronics 功能描述:1 Gbit, 2 Gbit, 2112 Byte/1056 Word Page, 1.8V/3V, NAND Flash Memory
NAND01GR4B2BZA1E 制造商:NUMONYX 制造商全称:Numonyx B.V 功能描述:1-Gbit, 2-Gbit, 2112-byte/1056-word page, 1.8 V/3 V, NAND flash memory
NAND01GR4B2BZA1F 制造商:NUMONYX 制造商全称:Numonyx B.V 功能描述:1-Gbit, 2-Gbit, 2112-byte/1056-word page, 1.8 V/3 V, NAND flash memory
NAND01GR4B2BZA6 制造商:STMICROELECTRONICS 制造商全称:STMicroelectronics 功能描述:1 Gbit, 2 Gbit, 2112 Byte/1056 Word Page, 1.8V/3V, NAND Flash Memory
NAND01GR4B2BZA6E 制造商:NUMONYX 制造商全称:Numonyx B.V 功能描述:1-Gbit, 2-Gbit, 2112-byte/1056-word page, 1.8 V/3 V, NAND flash memory