参数资料
型号: PCX7447AVGH1000NB
厂商: Atmel
文件页数: 21/52页
文件大小: 0K
描述: IC MPU 32BIT 1000MHZ 360CBGA
标准包装: 44
处理器类型: PowerPC 32-位 RISC
速度: 1.0GHz
电压: 1.1V
安装类型: 表面贴装
封装/外壳: 360-CBBGA 裸露焊盘
供应商设备封装: 360-CBGA(25x25)
包装: 托盘
28
0833E–HIREL–01/07
PC7447A
e2v semiconductors SAS 2007
2. The symbology used for timing specifications herein follows the pattern of t(signal)(state)(reference)(state) for inputs and
t
(reference)(state)(signal)(state) for outputs. For example, tIVKH symbolizes the time input signals (I) reach the valid state (V) relative to
the SYSCLK reference (K) going to the high (H) state or input setup time. And t
KHOV symbolizes the time from SYSCLK (K)
going high (H) until outputs (O) are valid (V) or output valid time. Input hold time can be read as the time that the input signal
(I) went invalid (X) with respect to the rising clock edge (KH) (note the position of the reference and its state for inputs) and
output hold time can be read as the time from the rising edge (KH) until the output went invalid (OX).
3. tSYSCLK is the period of the external clock (SYSCLK) in ns. The numbers given in the table must be multiplied by the period of
SYSCLK to compute the actual time duration (in ns) of the parameter in question.
4. According to the bus protocol, TS is driven only by the currently active bus master. It is asserted low and precharged high
before returning to high impedance, as shown in Figure 9-3 on page 29. The nominal precharge width for TS is 0.5 × tSYSCLK,
that is, less than the minimum t
SYSCLK period, to ensure that another master asserting TS on the following clock will not con-
tend with the precharge. Output valid and output hold timing is tested for the signal asserted. Output valid time is tested for
precharge.The high-impedance behavior is guaranteed by design.
5. Guaranteed by design and not tested.
6. According to the bus protocol, ARTRY can be driven by multiple bus masters through the clock period immediately following
AACK. Bus contention is not an issue because any master asserting ARTRY will be driving it low. Any master asserting it low
in the first clock following AACK will then go to high impedance for 1 clock before precharging it high during the second cycle
after the assertion of AACK. The nominal precharge width for ARTRY is 1.0 tSYSCLK; that is, it should be high impedance as
shown in Figure 9-3 on page 29 before the first opportunity for another master to assert ARTRY. Output valid and output hold
timing is tested for the signal asserted.The high-impedance behavior is guaranteed by design.
7. According to the MPX bus protocol, SHD0 and SHD1 can be driven by multiple bus masters beginning the cycle of TS. Tim-
ing is the same as ARTRY, that is, the signal is high impedance for a fraction of a cycle, then negated for up to an entire
cycle (crossing a bus cycle boundary) before being three-stated again. The nominal precharge width for SHD0 and SHD1 is
1.0 tSYSCLK. The edges of the precharge vary depending on the programmed ratio of core to bus (PLL configurations).
8. BMODE[0:1] and BVSEL are mode select inputs and are sampled before and after HRESET negation. These parameters
represent the input setup and hold times for each sample. These values are guaranteed by design and not tested. These
inputs must remain stable after the second sample. See Figure 9-2 on page 28 for sample timing.
Figure 9-2 provides the mode select input timing diagram for the PC7447A. The mode select inputs are
sampled twice, once before and once after HRESET negation.
Figure 9-2.
Mode Input Sample Timing Diagram
HRESET
Mode Signals
VM
VM = Midpoint Voltage (OVDD/2)
SYSCLK
1st Sample
2nd Sample
相关PDF资料
PDF描述
IDT70V07L55J8 IC SRAM 256KBIT 55NS 68PLCC
IDT7007L55J8 IC SRAM 256KBIT 55NS 68PLCC
ASC19DTEN CONN EDGECARD 38POS .100 EYELET
ASC19DTEH CONN EDGECARD 38POS .100 EYELET
AMC18DTEN CONN EDGECARD 36POS .100 EYELET
相关代理商/技术参数
参数描述
PCX7447AVGH1167NB 功能描述:IC MPU 32BIT 1167MHZ 360CBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - 微处理器 系列:- 标准包装:60 系列:SCC 处理器类型:Z380 特点:全静电 Z380 CPU 速度:20MHz 电压:5V 安装类型:表面贴装 封装/外壳:144-LQFP 供应商设备封装:144-LQFP 包装:托盘
PCX7448MGH1000NC 制造商:e2v technologies 功能描述:MPU RISC 32BIT 0.09UM 1GHZ 1.5V/1.8V/2.5V 360HITCE CBGA - Trays
PCX7448MGH1250NC 制造商:e2v technologies 功能描述:PCX7448MGH1250NC - Trays
PCX7448VGH1000NC 制造商:e2v technologies 功能描述:PCX7448VGH1000NC - Trays
PCX7448VGH1250NC 制造商:e2v technologies 功能描述:MPU RISC 32BIT 0.09UM 1.25GHZ 1.5V/1.8V/2.5V 360HITCE CBGA - Trays