参数资料
型号: SI5320-H-BL
厂商: Silicon Laboratories Inc
文件页数: 19/34页
文件大小: 0K
描述: IC CLOCK MULT SONET/SDH 63-PBGA
标准包装: 260
系列: DSPLL®
类型: 时钟乘法器
PLL:
输入: LVTTL
输出: CML
电路数: 1
比率 - 输入:输出: 1:1
差分 - 输入:输出: 是/是
频率 - 最大: 693MHz
除法器/乘法器: 是/是
电源电压: 3.135 V ~ 3.465 V
工作温度: -20°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 63-LBGA
供应商设备封装: 63-PBGA(9x9)
包装: 托盘
Si5320
26
Rev. 2.5
H6
H7
CLKOUT+
CLKOUT–
OCML
Differential Clock Output.
High frequency clock output. The frequency of the
CLKOUT output is a multiple of the frequency of the
CLKIN input. The input-to-output frequency multipli-
cation factor is set by selecting the clock input range
and the clock output range. The frequency of the
CLKOUT clock output can be in the 19, 155, or
622 MHz range as indicated in Table 3 on page 7.
The clock output frequency is selected using the
FRQSEL[1:0] pins. The clock input frequency is
selected using the INFRQSEL[2:0] pins. An addi-
tional scaling factor of either 255/238 or 238/255
may be selected for FEC operation using the
FEC[1:0] control pins.
H5
H8
FRQSEL[0]
FRQSEL[1]
I*
LVTTL
Clock Output Frequency Range Select
Select frequency range of the clock output, CLK-
00 = Clock Driver Powerdown.
01 = 19 MHz Frequency Range.
10 = 155 MHz Frequency Range.
11 = 622 MHz Frequency Range.
A3
A2
FEC[0]
FEC[1]
I*
LVTTL
Forward Error Correction (FEC) Selection.
Enable or disable scaling of the input-to-output fre-
quency multiplication factor for FEC clock rate com-
patibility.
The frequency of the CLKOUT output is a multiple of
the frequency of the CLKIN input. The input-to-out-
put frequency multiplication factor is set by selecting
the clock input range and the clock output range.
The clock output frequency is selected using the
FRQSEL[1:0] pins. The clock input frequency is
selected using the INFRQSEL[2:0] pins. An addi-
tional scaling factor of either 255/238 or 238/255
may be selected for FEC operation using the
FEC[1:0] control pins as indicated below.
00 = No FEC scaling.
01 = 255/238 FEC scaling for all clock outputs.
10 = 238/255 FEC scaling for all clock inputs.
11 = Reserved.
Note:
FEC[1:0] must be set to 00 when DBLBW is set
high.
Table 11. Si5320 Pin Descriptions (Continued)
Pin #
Pin Name
I/O
Signal Level
Description
*Note:
The LVTLL inputs on the Si5320 device have an internal pulldown mechanism that causes these inputs to default to a
logic low state if the input is not driven from an external source.
相关PDF资料
PDF描述
SI5320-H-GL IC CLOCK MULT SONET/SDH 63LFBGA
SI5321-G-BC IC PREC CLOCK MULTIPLIER 63CBGA
SI5321-H-BL IC CLOCK MULT SONET/SDH 63-PBGA
SI5322-B-GM IC PREC CLOCK MULTIPLIER 36QFN
SI5323-B-GM IC MULTIPLIER/ATTENUATOR 36QFN
相关代理商/技术参数
参数描述
Si5320-H-GL 功能描述:时钟发生器及支持产品 SONET/SDH Precisn Clock Multiplr RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SI5320-X-BC 制造商:未知厂家 制造商全称:未知厂家 功能描述:SONET/SDH PRECISION CLOCK MULTIPLIER IC
SI5321 制造商:未知厂家 制造商全称:未知厂家 功能描述:SONET/SDH PRECISION CLOCK MULTIPLIER IC
SI5321-EVB 功能描述:时钟和定时器开发工具 G.709FEC & 66/64Sc 19-2.5GHz Output RoHS:否 制造商:Texas Instruments 产品:Evaluation Modules 类型:Clock Conditioners 工具用于评估:LMK04100B 频率:122.8 MHz 工作电源电压:3.3 V
SI5321-F-BC 功能描述:时钟合成器/抖动清除器 FOR NEW DESIGNS RoHS:否 制造商:Skyworks Solutions, Inc. 输出端数量: 输出电平: 最大输出频率: 输入电平: 最大输入频率:6.1 GHz 电源电压-最大:3.3 V 电源电压-最小:2.7 V 封装 / 箱体:TSSOP-28 封装:Reel