参数资料
型号: AD73322
厂商: Analog Devices, Inc.
英文描述: Low Cost, Low Power CMOS General Purpose Dual Analog Front End(低成本,低功耗的CMOS通用双模拟前端处理器)
中文描述: 低成本,低功耗CMOS通用双模拟前端(低成本,低功耗的的CMOS通用双模拟前端处理器)
文件页数: 30/43页
文件大小: 427K
代理商: AD73322
AD73322
–30–
REV. 0
DESIGN CONSIDERATIONS
The AD73322 features both differential inputs and outputs on
each channel to provide optimal performance and avoid com-
mon mode noise. It is also possible to interface either inputs or
outputs in single-ended mode. This section details the choice of
input and output configurations and also gives some tips to-
wards successful configuration of the analog interface sections.
VFBN1
GAIN
1
+6/15dB
PGA
CONTIME
LOW-PASS
FILTER
V
REF
VINN1
VINP1
VFBP1
VOUTP1
VOUTN1
REFOUT
REFERENCE
AD73322
V
REF
AFILTER
100
V
0.047
m
F
0.047
m
F
100
V
REFCAP
0.1
m
F
0PGA
Figure 28. Analog Input (DC-Coupled)
Analog Inputs
There are several different ways in which the analog input (en-
coder) section of the AD73322 can be interfaced to external
circuitry. It provides optional input amplifiers which allows
sources with high source impedance to drive the ADC section
correctly. When the input amplifiers are enabled, the input
channel is configured as a differential pair of inverting amplifiers
referenced to the internal reference (REFCAP) level. The in-
verting terminals of the input amplifier pair are designated as
pins VINP1 and VINN1 for Channel 1 (VINP2 and VINN2 for
Channel 2) and the amplifier feedback connections are available
on pins VFBP1 and VFBN1 for Channel 1 (VFBP2 and VFBN2
for Channel 2).
For applications where external signal buffering is required,
the input amplifiers can be bypassed and the ADC driven
directly. When the input amplifiers are disabled, the sigma-
delta modulator’s input section (SC PGA) is accessed di-
rectly through the VFBP1 and VFBN1 pins for Channel 1
(VFBP2 and VFBN2 for Chanel 3).
It is also possible to drive the ADCs in either differential or
single-ended modes. If the single-ended mode is chosen it is
possible using software control to multiplex between two single-
ended inputs connected to the positive and negative input pins.
The primary concerns in interfacing to the ADC are firstly to
provide adequate anti-alias filtering and to ensure that the signal
source will drive the switched-capacitor input of the ADC
correctly. The sigma-delta design of the ADC and its over sam-
pling characteristics simplify the antialias requirements but it
must be remembered that the single pole RC filter is primarily
intended to eliminate aliasing of frequencies above the Nyquist
frequency of the sigma-delta modulator’s sampling rate (typi-
cally 2.048 MHz). It may still require a more specific digital
filter implementation in the DSP to provide the final signal
frequency response characteristics. It is recommended that for
optimum performance that the capacitors used for the antialias-
ing filter be of high quality dielectric (NPO). The second issue
mentioned above is interfacing the signal source to the ADC’s
switched capacitor input load. The SC input presents a complex
dynamic load to a signal source, therefore, it is important to
understand that the slew rate characteristic is an important
consideration when choosing external buffers for use with the
AD73322. The internal inverting op amps on the AD73322 are
specifically designed to interface to the ADC’s SC input stage.
The AD73322’s on-chip 38 dB preamplifier can be enabled
when there is not enough gain in the input circuit; the preampli-
fier is configured by bits IGS0-2 of CRD. The total gain must
be configured to ensure that a full-scale input signal produces a
signal level at the input to the sigma-delta modulator of the
ADC that does not exceed the maximum input range.
The dc biasing of the analog input signal is accomplished with
an on-chip voltage reference. If the input signal is not biased at
the internal reference level (via REFOUT), then it must be
ac-coupled with external coupling capacitors. C
IN
should be
0.1
μ
F or larger. The dc biasing of the input can then be accom-
plished using resistors to REFOUT as in Figures 31 and 32.
VFBN1
GAIN
1
+PGA
COTIME
LFILTER
V
REF
VINN1
VINP1
VFBP1
VOUTP1
VOUTN1
REFCAP
REFOUT
REFERENCE
0PGA
AD73322
V
REF
BUFFER
ANTI-ALIAS
FILTER
0.1
m
F
100
V
0.047
m
F
100
V
0.047
m
F
Figure 29. Analog Input (DC-Coupled) Using External
Amplifiers
相关PDF资料
PDF描述
AD73411 Low-Power CMOS Analog Front End with DSP Microcomputer(带DSP微计算机的单模拟前端)
AD73422-40K Integrated Dual Analog Front End Codec And DSP Microcomputer(集成双模拟前端的信号编解码器和数字信号处理器的芯片)
AD73422BB-80 Dual Low Power CMOS Analog Front End with DSP Microcomputer
AD73422 Dual Low Power CMOS Analog Front End with DSP Microcomputer(带DSP微计算机的双模拟前端)
AD73422BB-40 Dual Low Power CMOS Analog Front End with DSP Microcomputer
相关代理商/技术参数
参数描述
AD73322AR 制造商:Analog Devices 功能描述:IC AUDIO CODEC
AD73322AR-REEL 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 2DAC 16-Bit 28-Pin SOIC W T/R
AD73322AR-REEL7 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 2DAC 16-Bit 28-Pin SOIC W T/R
AD73322ARZ 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 2DAC 16-Bit 28-Pin SOIC W 制造商:Analog Devices 功能描述:AUD CODEC 2ADC / 2DAC 16BIT 28SOIC - Trays 制造商:Analog Devices 功能描述:Dual Voice Band Codec 16-Bit 3/5V SOIC28
AD73322ARZ-REEL 制造商:Analog Devices 功能描述:DUAL VOICE BAND ANALOG FRONT END IC (ROHS) - Tape and Reel 制造商:Analog Devices 功能描述:DUAL VOICEBAND ANALOG FRONT END IC