参数资料
型号: AD9148BBPZRL
厂商: Analog Devices Inc
文件页数: 41/72页
文件大小: 0K
描述: IC DAC 16BIT SPI/SRL 196BGA
标准包装: 1,500
系列: TxDAC+®
设置时间: 20ns
位数: 16
数据接口: 串行,SPI?
转换器数目: 4
电压电源: 单电源
功率耗散(最大): 2.67W
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 196-LFBGA 裸露焊盘
供应商设备封装: 196-BGA
包装: 带卷 (TR)
输出数目和类型: 4 电流,单极
采样率(每秒): 1G
AD9148
Data Sheet
Rev. B | Page 46 of 72
The following procedure outlines the steps required to synchronize
multiple devices. The procedure assumes that the REFCLK/SYNC
signal is applied to all of the devices and the PLL of each device
is phase locked to it. Each individual device must follow this
procedure.
The procedure for synchronization when using the PLL follows:
1. Configure for data rate, periodic synchronization by writing
0xC0 to the sync control register (Register 0x10).
2. Read the sync status register (Register 0x12) and verify that
the sync locked bit (Bit 6) is set high indicating that the device
achieved back-end synchronization and that the sync lost
bit (Bit 7) is low. These levels indicate that the clocks are
running with a constant and known phase relative to the
sync signal.
3. Reset the FIFO by strobing the FRAME signal high for at
least the time interval needed to load complete data to the
four DACs. Resetting the FIFO ensures that the correct data is
being read from the FIFO. This completes the synchronization
procedure, and at this stage, all devices should be synchronized.
To maintain synchronization, the skew between REFCLK/SYNC
signals of the devices must be less than tSKEW nanoseconds. There
is also a setup and hold time to be observed between the DCI and
data of each device and the REFCLK/SYNC signal. When resetting
the FIFO, the FRAME signal must be held high for at least the
time interval needed to load complete data to the four DACs
(one DCI period for dual-port mode and two DCI periods for
single-port or byte mode). A timing diagram of the input signals is
shown in Figure 54.
The example in Figure 54 shows a REFCLK/SYNC frequency equal
to the data rate. Whereas this is the most common situation, it is not
strictly required for proper synchronization. Any REFCLK/SYNC
frequency that satisfies the following equations is acceptable:
fSYNC = fDACCLK/2N and fSYNC ≤ fDATA
where N = 1, 2, 3, or 4.
For example, a configuration with 4× interpolation and clock
frequencies of fVCO = 1600 MHz, fDACCLK = 800 MHz, and
fDATA = 200 MHz, fSYNC = 100 MHz would be a viable solution.
REFCLK(1)
REFCLK(2)
DCI(2)
FRAME(2)
tSKEW
tSU_DCI
tH_DCI
08910-
053
Figure 54. Timing Diagram Required for Synchronizing Two Devices
相关PDF资料
PDF描述
AD9200ARS IC ADC CMOS 10BIT 20MSPS 28-SSOP
AD9201ARS IC ADC CMOS 10BIT DUAL 28-SSOP
AD9203ARU IC ADC 10BIT 40MSPS 3V 28-TSSOP
AD9204BCPZRL7-80 IC ADC 10BIT 80MSPS 64LFCSP
AD9211BCPZ-200 IC ADC 10-BIT 200MSPS 56-LFCSP
相关代理商/技术参数
参数描述
AD9148BPCZ 制造商:AD 制造商全称:Analog Devices 功能描述:Quad 16-Bit,1 GSPS, TxDAC+ Digital-to-Analog Converter
AD9148BPCZRL 制造商:AD 制造商全称:Analog Devices 功能描述:Quad 16-Bit,1 GSPS, TxDAC+ Digital-to-Analog Converter
AD9148-EBZ 功能描述:BOARD EVALUATION FOR AD9148 RoHS:是 类别:编程器,开发系统 >> 评估板 - 数模转换器 (DAC) 系列:TxDAC+® 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:1 系列:- DAC 的数量:4 位数:12 采样率(每秒):- 数据接口:串行,SPI? 设置时间:3µs DAC 型:电流/电压 工作温度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
AD9148-M5372-EBZ 功能描述:BOARD EVAL FOR AD9149, ADL5372 RoHS:是 类别:编程器,开发系统 >> 评估板 - 数模转换器 (DAC) 系列:* 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:1 系列:- DAC 的数量:4 位数:12 采样率(每秒):- 数据接口:串行,SPI? 设置时间:3µs DAC 型:电流/电压 工作温度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
AD9148-M5375-EBZ 功能描述:BOARD EVAL FOR AD9149, ADL5375 RoHS:是 类别:编程器,开发系统 >> 评估板 - 数模转换器 (DAC) 系列:* 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:1 系列:- DAC 的数量:4 位数:12 采样率(每秒):- 数据接口:串行,SPI? 设置时间:3µs DAC 型:电流/电压 工作温度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581