参数资料
型号: AD9995KCPZ
厂商: Analog Devices Inc
文件页数: 49/60页
文件大小: 0K
描述: IC CCD SIGNAL PROCESSOR 56-LFCSP
标准包装: 1
类型: CCD 信号处理器,12 位
输入类型: 逻辑
输出类型: 逻辑
接口: 3 线串口
电流 - 电源: 30mA
安装类型: 表面贴装
封装/外壳: 56-VFQFN 裸露焊盘,CSP
供应商设备封装: 56-LFCSP-VQ(8x8)
包装: 托盘
AD9995
–53–
Table XLIV.V-Sequence 7 (VSEQ7) Register Map
Data Bit Default
Address Content Value
Register Name
Description
B8
[1:0]
0
HBLKMASK_7
Masking Polarity during HBLK. H1 [0]. H3 [1].
[2]
0
CLPOBPOL_7
CLPOBPOL
CLPOB Start Polarity
[3]
0
PBLKPOL_7
PBLKPOL
PBLK Start Polarity
[7:4]
0
VPATSEL_7
VPATSEL
Selected V-Pattern Group for V-Sequence 7
[9:8]
0
VMASK_7
VMASK
Enable Masking of V-Outputs (Specified by FREEZE/RESUME Registers)
[11:10]
0
HBLKALT_7
Enable HBLK Alternation
[23:12]
0
UNUSED
Unused
B9
[11:0]
0
VPATREPO_7
Number of Selected V-Pattern Group Repetitions for Odd Lines
[23:12]
0
VPATREPE_7
Number of Selected V-Pattern Group Repetitions for Even Lines
BA
[11:0]
0
VPATSTART_7
Start Position in the Line for the Selected V-Pattern Group
[23:12]
0
HDLEN_7
HD Line Length (Number of Pixels) for V-Sequence 7
BB
[11:0]
0
PBLKTOG1_7
PBLK Toggle Position 1 for V-Sequence 7
[23:12]
0
PBLKTOG2_7
PBLK Toggle Position 2 for V-Sequence 7
BC
[11:0]
0
HBLKTOG1_7
HBLK Toggle Position 1 for V-Sequence 7
[23:12]
0
HBLKTOG2_7
HBLK Toggle Position 2 for V-Sequence 7
BD
[11:0]
0
HBLKTOG3_7
HBLK Toggle Position 3 for V-Sequence 7
[23:12]
0
HBLKTOG4_7
HBLK Toggle Position 4 for V-Sequence 7
BE
[11:0]
0
HBLKTOG5_7
HBLK Toggle Position 5 for V-Sequence 7
[23:12]
0
HBLKTOG6_7
HBLK Toggle Position 6 for V-Sequence 7
BF
[11:0]
0
CLPOBTOG1_7
CLPOB Toggle Position 1 for V-Sequence 7
[23:12]
0
CLPOBTOG2_7
CLPOB Toggle Position 2 for V-Sequence 7
Table XLV.V-Sequence 8 (VSEQ8) Register Map
Data Bit Default
Address Content Value
Register Name
Description
C0
[1:0]
0
HBLKMASK_8
Masking Polarity during HBLK. H1 [0]. H3 [1].
[2]
0
CLPOBPOL_8
CLPOBPOL
CLPOB Start Polarity
[3]
0
PBLKPOL_8
PBLKPOL
PBLK Start Polarity
[7:4]
0
VPATSEL_8
VPATSEL
Selected V-Pattern Group for V-Sequence 8
[9:8]
0
VMASK_8
VMASK
Enable Masking of V-Outputs (Specified by FREEZE/RESUME Registers)
[11:10]
0
HBLKALT_8
Enable HBLK Alternation
[23:12]
0
UNUSED
Unused
C1
[11:0]
0
VPATREPO_8
Number of Selected V-Pattern Group Repetitions for Odd Lines
[23:12]
0
VPATREPE_8
Number of Selected V-Pattern Group Repetitions for Even Lines
C2
[11:0]
0
VPATSTART_8
Start Position in the Line for the Selected V-Pattern Group
[23:12]
0
HDLEN_8
HD Line Length (Number of Pixels) for V-Sequence 8
C3
[11:0]
0
PBLKTOG1_8
PBLK Toggle Position 1 for V-Sequence 8
[23:12]
0
PBLKTOG2_8
PBLK Toggle Position 2 for V-Sequence 8
C4
[11:0]
0
HBLKTOG1_8
HBLK Toggle Position 1 for V-Sequence 8
[23:12]
0
HBLKTOG2_8
HBLK Toggle Position 2 for V-Sequence 8
C5
[11:0]
0
HBLKTOG3_8
HBLK Toggle Position 3 for V-Sequence 8
[23:12]
0
HBLKTOG4_8
HBLK Toggle Position 4 for V-Sequence 8
C6
[11:0]
0
HBLKTOG5_8
HBLK Toggle Position 5 for V-Sequence 8
[23:12]
0
HBLKTOG6_8
HBLK Toggle Position 6 for V-Sequence 8
C7
[11:0]
0
CLPOBTOG1_8
CLPOB Toggle Position 1 for V-Sequence 8
[23:12]
0
CLPOBTOG2_8
CLPOB Toggle Position 2 for V-Sequence 8
REV. 0
OBSOLETE
相关PDF资料
PDF描述
ADA4424-6ARUZ IC FILTR VID6CH SD/ED/HD 38TSSOP
ADATE302-02BBCZ IC DCL ATE 500MHZ DUAL 84CSPBGA
ADATE304BBCZ IC DCL ATE 200MHZ DUAL 84CSPBGA
ADATE305BSVZ IC DCL ATE 250MHZ DUAL 100TQFP
ADAU1328BSTZ IC CODEC 24BIT 2ADC/8DAC 48LQFP
相关代理商/技术参数
参数描述
AD9995KCPZRL 功能描述:IC CCD SIGNAL PROCESSOR 56-LFCSP RoHS:是 类别:集成电路 (IC) >> 接口 - 传感器和探测器接口 系列:- 其它有关文件:Automotive Product Guide 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:74 系列:- 类型:触控式传感器 输入类型:数字 输出类型:数字 接口:JTAG,串行 电流 - 电源:100µA 安装类型:表面贴装 封装/外壳:20-TSSOP(0.173",4.40mm 宽) 供应商设备封装:20-TSSOP 包装:管件
AD9995KCPZRL7 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
AD9996BBCZ 制造商:Rochester Electronics LLC 功能描述:14B 40 MSPS AFETG CONVERTER - Bulk
AD9996BBCZRL 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD-9FT4-B2 制造商:Pan Pacific 功能描述: