参数资料
型号: AFS-EVAL-KIT
厂商: Microsemi SoC
文件页数: 313/334页
文件大小: 0K
描述: KIT STARTER EVAL FUSION AFS600
标准包装: 1
系列: Fusion®
类型: FPGA
适用于相关产品: AFS600-FG256
所含物品: 板,DVD,电源,编程器
其它名称: 1100-1148
第1页第2页第3页第4页第5页第6页第7页第8页第9页第10页第11页第12页第13页第14页第15页第16页第17页第18页第19页第20页第21页第22页第23页第24页第25页第26页第27页第28页第29页第30页第31页第32页第33页第34页第35页第36页第37页第38页第39页第40页第41页第42页第43页第44页第45页第46页第47页第48页第49页第50页第51页第52页第53页第54页第55页第56页第57页第58页第59页第60页第61页第62页第63页第64页第65页第66页第67页第68页第69页第70页第71页第72页第73页第74页第75页第76页第77页第78页第79页第80页第81页第82页第83页第84页第85页第86页第87页第88页第89页第90页第91页第92页第93页第94页第95页第96页第97页第98页第99页第100页第101页第102页第103页第104页第105页第106页第107页第108页第109页第110页第111页第112页第113页第114页第115页第116页第117页第118页第119页第120页第121页第122页第123页第124页第125页第126页第127页第128页第129页第130页第131页第132页第133页第134页第135页第136页第137页第138页第139页第140页第141页第142页第143页第144页第145页第146页第147页第148页第149页第150页第151页第152页第153页第154页第155页第156页第157页第158页第159页第160页第161页第162页第163页第164页第165页第166页第167页第168页第169页第170页第171页第172页第173页第174页第175页第176页第177页第178页第179页第180页第181页第182页第183页第184页第185页第186页第187页第188页第189页第190页第191页第192页第193页第194页第195页第196页第197页第198页第199页第200页第201页第202页第203页第204页第205页第206页第207页第208页第209页第210页第211页第212页第213页第214页第215页第216页第217页第218页第219页第220页第221页第222页第223页第224页第225页第226页第227页第228页第229页第230页第231页第232页第233页第234页第235页第236页第237页第238页第239页第240页第241页第242页第243页第244页第245页第246页第247页第248页第249页第250页第251页第252页第253页第254页第255页第256页第257页第258页第259页第260页第261页第262页第263页第264页第265页第266页第267页第268页第269页第270页第271页第272页第273页第274页第275页第276页第277页第278页第279页第280页第281页第282页第283页第284页第285页第286页第287页第288页第289页第290页第291页第292页第293页第294页第295页第296页第297页第298页第299页第300页第301页第302页第303页第304页第305页第306页第307页第308页第309页第310页第311页第312页当前第313页第314页第315页第316页第317页第318页第319页第320页第321页第322页第323页第324页第325页第326页第327页第328页第329页第330页第331页第332页第333页第334页
Fusion Device Family Overview
1-2
Revision 4
The on-chip crystal and RC oscillators work in conjunction with the integrated phase-locked loops (PLLs)
to provide clocking support to the FPGA array and on-chip resources. In addition to supporting typical
RTC uses such as watchdog timer, the Fusion RTC can control the on-chip voltage regulator to power
down the device (FPGA fabric, flash memory block, and ADC), enabling a low power standby mode.
The Fusion family offers revolutionary features, never before available in an FPGA. The nonvolatile flash
technology gives the Fusion solution the advantage of being a highly secure, low power, single-chip
solution that is Instant On. Fusion is reprogrammable and offers time-to-market benefits at an ASIC-level
unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA
design flows and tools.
Flash Advantages
Reduced Cost of Ownership
Advantages to the designer extend beyond low unit cost, high performance, and ease of use. Flash-
based Fusion devices are Instant On and do not need to be loaded from an external boot PROM. On-
board security mechanisms prevent access to the programming information and enable remote updates
of the FPGA logic that are protected with high level security. Designers can perform remote in-system
reprogramming to support future design iterations and field upgrades, with confidence that valuable IP is
highly unlikely to be compromised or copied. ISP can be performed using the industry-standard AES
algorithm with MAC data authentication on the device. The Fusion family device architecture mitigates
the need for ASIC migration at higher user volumes. This makes the Fusion family a cost-effective ASIC
replacement solution for applications in the consumer, networking and communications, computing, and
avionics markets.
Security
As the nonvolatile, flash-based Fusion family requires no boot PROM, there is no vulnerable external
bitstream. Fusion devices incorporate FlashLock, which provides a unique combination of
reprogrammability and design security without external overhead, advantages that only an FPGA with
nonvolatile flash programming can offer.
Fusion devices utilize a 128-bit flash-based key lock and a separate AES key to provide the highest level
of protection in the FPGA industry for programmed IP and configuration data. The FlashROM data in
Fusion devices can also be encrypted prior to loading. Additionally, the flash memory blocks can be
programmed during runtime using the industry-leading AES-128 block cipher encryption standard (FIPS
Publication 192). The AES standard was adopted by the National Institute of Standards and Technology
(NIST) in 2000 and replaces the DES standard, which was adopted in 1977. Fusion devices have a built-
in AES decryption engine and a flash-based AES key that make Fusion devices the most comprehensive
programmable logic device security solution available today. Fusion devices with AES-based security
provide a high level of protection for remote field updates over public networks, such as the Internet, and
are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners,
and IP thieves. As an additional security measure, the FPGA configuration data of a programmed Fusion
device cannot be read back, although secure design verification is possible. During design, the user
controls and defines both internal and external access to the flash memory blocks.
Security, built into the FPGA fabric, is an inherent component of the Fusion family. The flash cells are
located beneath seven metal layers, and many device design and layout techniques have been used to
make invasive attacks extremely difficult. Fusion with FlashLock and AES security is unique in being
highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-
standard security, making remote ISP possible. A Fusion device provides the best available security for
programmable logic designs.
Single Chip
Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the
configuration data is an inherent part of the FPGA structure, and no external configuration data needs to
be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based Fusion FPGAs do
not require system configuration components such as EEPROMs or microcontrollers to load device
configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system
reliability.
相关PDF资料
PDF描述
ESM10DRYS CONN EDGECARD 20POS DIP .156 SLD
EMM11DRTN CONN EDGECARD 22POS DIP .156 SLD
AGL-ICICLE-KIT KIT EVAL FOR IGOO ICICLE
ECM25DCCN CONN EDGECARD 50POS R/A .156 SLD
DC1266A-A BOARD DELTA SIGMA ADC LTC2453
相关代理商/技术参数
参数描述
AFSIMG-4735101M-NP 制造商:Sumida Corporation 功能描述:Inductor (no Datasheet to get info) 制造商:SUMIDA ELECTRONICS 功能描述:Inductor (no Datasheet to get info)
AFSK-12A-70 制造商:MACOM 制造商全称:Tyco Electronics 功能描述:FLEXSRRIP PIN CONFIGURATIONS, GENERIC
AFSK-12B-70 制造商:MACOM 制造商全称:Tyco Electronics 功能描述:FLEXSRRIP PIN CONFIGURATIONS, GENERIC
AFSK-12C-70 制造商:MACOM 制造商全称:Tyco Electronics 功能描述:FLEXSRRIP PIN CONFIGURATIONS, GENERIC
AFSK-12D-70 制造商:MACOM 制造商全称:Tyco Electronics 功能描述:FLEXSRRIP PIN CONFIGURATIONS, GENERIC