参数资料
型号: DK-DEV-2AGX125N
厂商: Altera
文件页数: 72/90页
文件大小: 0K
描述: KIT DEV ARRIA II GX FPGA 2AGX125
产品培训模块: Arria II GX FPGA
Three Reasons to Use FPGA's in Industrial Designs
特色产品: Arria? II GX FPGA Development Kit
标准包装: 1
系列: Arria II GX
类型: FPGA
适用于相关产品: EP2AGX125EF35
所含物品: 板,线缆,CD,DVD,电源
产品目录页面: 605 (CN2011-ZH PDF)
相关产品: 544-2599-5-ND - IC ARRIA II GX 125K 1152FBG
544-2598-5-ND - IC ARRIA II GX 125K 1152FBG
544-2597-5-ND - IC ARRIA II GX 125K 1152FBG
其它名称: 544-2600
1–66
Chapter 1: Device Datasheet for Arria II Devices
Switching Characteristics
December 2013
Altera Corporation
Table 1–55 lists DPA lock time specifications for Arria II GX and GZ devices.
tRISE & tFALL
True differential I/O
standards
200—
—200
ps
Emulated differential
I/O standards with
three external output
resistor networks
250—
—300
ps
Emulated differential
I/O standards with
one external output
resistor
500—
—500
ps
TCCS
True LVDS
100
100
ps
Emulated
LVDS_E_3R
250—
—250
ps
Receiver
True differential I/O
standards - fHSDRDPA
(data rate)
SERDES factor
J = 3 to 10
150
1250
150
1250
Mbps
fHSDR (data rate)
SERDES factor
J = 3 to 10
Mbps
SERDES factor J = 2,
uses DDR registers
Mbps
SERDES factor J = 1,
uses an SDR register
Mbps
DPA run length
DPA mode
10000
10000
UI
Soft-CDR PPM
tolerance
Soft-CDR mode
300
300
± PPM
Sampling Window
(SW)
Non-DPA mode
300
300
ps
Notes to Table 1–54:
(1) When J = 3 to 10, use the SERDES block.
(2) When J = 1 or 2, bypass the SERDES block.
(3) Clock Boost Factor (W) is the ratio between input data rate to the input clock rate.
(4) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional,
or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
(5) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew
margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
(6) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board
skew margin, transmitter delay margin, and the receiver sampling margin to determine the maximum data rate supported.
(7) This is achieved by using the LVDS and DPA clock network.
(8) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.
(9) This only applies to DPA and soft-CDR modes.
(10) This only applies to LVDS source synchronous mode.
Table 1–54. High-Speed I/O Specifications for Arria II GZ Devices (Note 1), (2), (10) (Part 3 of 3)
Symbol
Conditions
C3, I3
C4, I4
Unit
Min
Typ
Max
Min
Typ
Max
相关PDF资料
PDF描述
DK-V6-EMBD-G-J DEV KIT EMBEDDED VIRTEX 6
VE-J5V-EZ CONVERTER MOD DC/DC 5.8V 25W
AP432AL-13 IC VREF SHUNT PREC ADJ 8-SOP
GCC18DRTH-S13 CONN EDGECARD 36POS .100 EXTEND
RCM15DRXS CONN EDGECARD 30POS DIP .156 SLD
相关代理商/技术参数
参数描述
DK-DEV-2AGX260N 功能描述:可编程逻辑 IC 开发工具 FPGA Development Kit For EP2AGX260 RoHS:否 制造商:Altera Corporation 产品:Development Kits 类型:FPGA 工具用于评估:5CEFA7F3 接口类型: 工作电源电压:
DK-DEV-3C120N 功能描述:可编程逻辑 IC 开发工具 FPGA Development Kit For EP3C120F780 RoHS:否 制造商:Altera Corporation 产品:Development Kits 类型:FPGA 工具用于评估:5CEFA7F3 接口类型: 工作电源电压:
DK-DEV-3CLS200N 功能描述:可编程逻辑 IC 开发工具 FPGA Development Kit For EP3CLS200F780 RoHS:否 制造商:Altera Corporation 产品:Development Kits 类型:FPGA 工具用于评估:5CEFA7F3 接口类型: 工作电源电压:
DK-DEV-3SL150N 功能描述:可编程逻辑 IC 开发工具 FPGA Development Kit For EP3SL150F152 RoHS:否 制造商:Altera Corporation 产品:Development Kits 类型:FPGA 工具用于评估:5CEFA7F3 接口类型: 工作电源电压:
DK-DEV-3SL150N/ES 制造商:Altera Corporation 功能描述:KIT DEVELOPMENT STRATIX II ES