参数资料
型号: ISL35822IK
厂商: Intersil
文件页数: 61/75页
文件大小: 0K
描述: IC CLOCK/DATA RECOVERY 192EBGA-B
标准包装: 90
类型: 时钟和数据恢复(CDR),多路复用器
PLL:
输入: CML
输出: CML,CMOS
电路数: 1
比率 - 输入:输出: 8:8
差分 - 输入:输出: 是/是
频率 - 最大: 3.1875Gbps
电源电压: 1.425 V ~ 1.575 V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 192-EBGA
供应商设备封装: 192-EBGA-B(17x17)
包装: 托盘
64
Note (1): The ISL35822 will accept a much higher MDC clock rate and shorter HI and LO times than the IEEE802.3 specification (section 22.2.2.11) requires. Such a
faster clock may not be acceptable to other devices on the interface.
Note (2): The ISL35822 MDIO registers will not be written until two MDC clocks have occurred after the frame end. These will normally count toward the minimum
preamble before the next frame, except in the case of writing a RESET into [1,3,4].0.15, see
Note (1): Assuming RFCP-N clock is 156.25MHz, and register bits 1.8005.6:4 set for 400kHz (Table 20). SCL clock period scales with reference clock frequency. Also,
per the I2C specification, the SCL ‘High’ time is stretched by the time taken for SCL to go high after the ISL35822 releases it, to allow an I2C slave to demand
additional time. Any RC delays on the SCL line will add to the SCL ‘High’ time, in increments of approximately 100ns.
Table 115. MDIO INTERFACE TIMING (FROM IEEE802.3AE) (SEE Figure 15 TO Figure 17)
SYMBOL
PARAMETER
MIN
TYP
MAX
UNIT
TMDCD
ISL35822 MDIO out delay from MDC
0
5.0
300
ns
TMDS
Setup from MDIO in to MDC
10
1.5
ns
TMDH
Hold from MDC to MDIO in
10
1.5
ns
TMDC
Clock Period MDC (1)
100
400
ns
TMDV
MDC Clock HI or LO time(1)
20
160
ns
TUpdate
Delay from last data bit to register update(2)
2TMDC
CMD
Input Capacitance
10
pF
Table 116. RESET AND MDIO TIMING (SEE Figure 17)
SYMBOL
PARAMETER
MIN
TYP
MAX
UNITS
TRSTBIT
Reset bit Active width
2
TMDC
TMDRST
Delay from Reset bit to first active preamble count
240
256
282
TREFCLK
Table 117. RESET AND I2C SERIAL INTERFACE TIMING (SEE Figure 18 AND Figure 24)
SYMBOL
PARAMETER
MIN
TYP
MAX
UNITS
TRESET
RSTN Active width
10
s
TWAIT
Delay from RSTN to I2C SCL Start
10
ms
TTRAIN
I2C ‘training’ (external reset)
30
TCLAH_L
Period of I2C SCL Clock Line (400kHz)
2.5
s(1)
TSCL_DAV
Setup from I2C SDA Data Valid to SCL edge
100
ns
TSDA_CLV
Setup, Hold from SDA for START, STOP
600
ns
CI2C
Input Capacitance
10
pF
ISL35822
相关PDF资料
PDF描述
VI-22Y-MX-S CONVERTER MOD DC/DC 3.3V 49.5W
VI-22Y-MW-S CONVERTER MOD DC/DC 3.3V 66W
MS27474E16B55PA CONN RCPT 55POS JAM NUT W/PINS
V24A24M300BF3 CONVERTER MOD DC/DC 24V 300W
D38999/24KC4SA CONN RCPT 4POS JAM NUT W/SCKT
相关代理商/技术参数
参数描述
ISL35822LP 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:Octal 2.488Gbps to 3.187Gbps/ Lane Retimer
ISL35822LPIK 功能描述:IC CLOCK/DATA RECOVERY 192EBGA-B RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:- 标准包装:1,500 系列:- 类型:时钟缓冲器/驱动器 PLL:是 主要目的:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 电源电压:3.3V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-SSOP(0.209",5.30mm 宽) 供应商设备封装:28-SSOP 包装:带卷 (TR) 其它名称:93786AFT
ISL36111 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:11.1Gb/s Lane Extender
ISL36111DRZ-EVALZ 功能描述:EVAL BOARD FOR ISL36111DRZ RoHS:是 类别:编程器,开发系统 >> 评估演示板和套件 系列:* 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- 主要目的:电源管理,电池充电器 嵌入式:否 已用 IC / 零件:MAX8903A 主要属性:1 芯锂离子电池 次要属性:状态 LED 已供物品:板
ISL36111DRZ-T7 功能描述:IC EQUALIZER REC 11.1GBPS 16QFN RoHS:是 类别:集成电路 (IC) >> 接口 - 专用 系列:QLx™ 特色产品:NXP - I2C Interface 标准包装:1 系列:- 应用:2 通道 I²C 多路复用器 接口:I²C,SM 总线 电源电压:2.3 V ~ 5.5 V 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:剪切带 (CT) 安装类型:表面贴装 产品目录页面:825 (CN2011-ZH PDF) 其它名称:568-1854-1