参数资料
型号: PI7C8150BNDIE
厂商: Pericom
文件页数: 99/109页
文件大小: 0K
描述: IC PCI-PCI BRIDGE ASYNC 256-PBGA
标准包装: 90
系列: *
应用: *
接口: *
电源电压: *
封装/外壳: 256-BGA
供应商设备封装: 256-PBGA(17x17)
包装: 管件
安装类型: 表面贴装
PI7C8150B
ASYNCHRONOUS 2-PORT PCI-TO-PCI BRIDGE
ADVANCE INFORMATION
Page 9 of 109
April 2009 – Revision 1.08
LIST OF TABLES
Table 2-1. Pin List – 208-pin FQFP............................................................................................................ 18
Table 2-2. Pin List – 256-pin PBGA............................................................................................................ 20
Table 3-1. PCI Transactions ........................................................................................................................ 22
Table 3-2. Write Transaction Forwarding .................................................................................................. 23
Table 3-3. Write Transaction Disconnect Address Boundaries................................................................... 26
Table 3-4. Read Prefetch Address Boundaries............................................................................................ 28
Table 3-5. Read Transaction Prefetching.................................................................................................... 28
Table 3-6. Device Number to IDSEL S_AD Pin Mapping........................................................................... 32
Table 3-7. Delayed Write Target Termination Response ............................................................................ 37
Table 3-8. Response to Posted Write Target Termination........................................................................... 37
Table 3-9. Response to Delayed Read Target Termination .........................................................................38
Table 5-1. Summary of Transaction Ordering ............................................................................................ 48
Table 6-1. Setting the Primary Interface Detected Parity Error Bit ........................................................... 56
Table 6-2. Setting Secondary Interface Detected Parity Error Bit.............................................................. 57
Table 6-3. Setting Primary Interface Master Data Parity Error Detected Bit ............................................ 57
Table 6-4. Setting Secondary Interface Master Data Parity Error Detected Bit......................................... 58
Table 6-5. Assertion of P_PERR_L ............................................................................................................. 58
Table 6-6. Assertion of S_PERR_L.............................................................................................................. 59
Table 6-7. Assertion of P_SERR_L for Data Parity Errors......................................................................... 60
Table 10-1. GPIO Operation....................................................................................................................... 69
Table 10-2. GPIO Serial Data Format........................................................................................................ 70
Table 11-1. Power Management Transitions .............................................................................................. 71
Table 16-1. TAP Pins .................................................................................................................................. 99
Table 16-2. JTAG Boundary Register Order............................................................................................. 101
LIST OF FIGURES
Figure 8-1
Secondary Arbiter Example.................................................................................................... 65
Figure 16-1
Test Access Port Block Diagram .......................................................................................... 98
Figure 17-1
PCI Signal Timing Measurement Conditions ..................................................................... 105
Figure 18-1
208-pin FQFP Package Outline......................................................................................... 107
Figure 18-2
256-pin PBGA Package Outline......................................................................................... 108
相关PDF资料
PDF描述
PI7C8152BMAIE IC PCI-PCI BRIDGE 2PORT 160-MQFP
PI7C8154ANAE IC PCI-PCI BRIDGE ASYNC 304-PBGA
PI7C8154BNAIE IC PCI-PCI BRIDGE ASYNC 304-PBGA
PI7C9X110BNBE IC PCIE TO PCI REV BRG 160LFBGA
PI7C9X130DNDE IC PCIE-PCIX BRIDGE 1PORT 256BGA
相关代理商/技术参数
参数描述
PI7C8150BNDIE-33 功能描述:外围驱动器与原件 - PCI 2 Port 32B PCI Bridge RoHS:否 制造商:PLX Technology 工作电源电压: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:FCBGA-1156 封装:Tray
PI7C8150DMAE 功能描述:外围驱动器与原件 - PCI 2-Port PCI Bridge RoHS:否 制造商:PLX Technology 工作电源电压: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:FCBGA-1156 封装:Tray
PI7C8150DND 制造商:Pericom Semiconductor Corporation 功能描述:BRIDGE 制造商:Pericom Semiconductor Corporation 功能描述:2 PORT PCI BRIDGE - Rail/Tube
PI7C8150DNDE 功能描述:外围驱动器与原件 - PCI 2-Port PCI Bridge RoHS:否 制造商:PLX Technology 工作电源电压: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:FCBGA-1156 封装:Tray
PI7C8150EVB 功能描述:界面开发工具 2 Port PCI Bridge Eval Brd RoHS:否 制造商:Bourns 产品:Evaluation Boards 类型:RS-485 工具用于评估:ADM3485E 接口类型:RS-485 工作电源电压:3.3 V