
PM73487 QRT
PMC-Sierra, Inc.
PMC-980618
Issue 3
622 Mbps ATMTraffic Management Device
Released
Datasheet
104
7.2.4
SRAM_CONFIG
Address: 3
h
(C
h
byte)
Type: Read/Write
Format: Refer to the following table.
Field (Bits)
Description
Not used
(31:24)
Write with a 0 to maintain software compatibility with future versions.
RX_DRAM_TYPE
(23)
1
Using 1M
×
16 SDRAM or 1M x 32 SGRAM devices. For the function of /
RX_DRAM_CS(1:0), refer to
“/RX_DRAM_CS(1:0)” on page 69
. .
Using 256K
×
32 SGRAM devices.
0
TX_DRAM_TYPE
(22)
1
Using 1M
×
16 SDRAM or 1M x 32 SGRAM devices. For the function of /
TX_DRAM_CS(1:0), refer to
“/TX_DRAM_CS(1:0)” on page 70
.
Using 256K
×
32 SGRAM devices.
0
Not used
(21:14)
Write with a 0 to maintain software compatibility with future versions.
NUM_VI
(13:12)
Defines the number of Virtual Input (VI) bits to use to determine the index into the VI_VPI_TABLE
(refer to
section 9.2.1 “VI_VPI_TABLE” starting on page 175
) as part of the channel lookup.
0
h
Use zero VI bits. Use only the VP bits in the calculation for the VI_VPI_TABLE. Only
UTOPIA address 0 may be used in this mode.
1
h
Use two VI bits (1:0) as the two MSBs in the calculation of the index for the
VI_VPI_TABLE. Only UTOPIA addresses 0-3 may be used in this mode.
2
h
Use five VI bits (4:0) as the five MSBs in the calculation of the index for the
VI_VPI_TABLE. Any of the 31 UTOPIA addresses may be used in this mode.
3
h
Not defined.
Resets to 0
h
.
ALRAM_TYPE
(11)
1
Using the Single Cycle Deselect (SCD) type SSRAM for ALRAM with
ALRAM_CONFIG = 3. Note: This is only valid when the ALRAM is populated with 2
chips of 256K x 18 type.
Using the Double Cycle Deselect (DCD) type SSRAM for ALRAM
0
Resets to 0
h
Not used
(10)
Write with a 0 to maintain software compatibility with future versions.