参数资料
型号: RM5261A-300H
厂商: PMC-SIERRA INC
元件分类: 微控制器/微处理器
英文描述: 64-BIT, 300 MHz, MICROPROCESSOR, PQFP208
封装: HEAT SPREADER, MQFP-208
文件页数: 15/42页
文件大小: 898K
代理商: RM5261A-300H
Proprietary and Confidential to PMC-Sierra, Inc and for its Customer’s Internal Use
22
Document ID: PMC-2002240, Issue 1
RM5261A Microprocessor with 64-Bit System Bus Data Sheet
Preliminary
Figure 6
Typical Embedded System Block Diagram
3.22 System Address/Data Bus
The 64-bit System Address Data (SysAD) bus is used to transfer addresses and data between the
RM5261A and the rest of the system. It is protected with an 8-bit parity check bus (SysADC). The
system interface is configurable to allow easy interfacing to memory and I/O systems of varying
frequencies.
The Block Write data rate, Non-block Write protocol, and the Output Drive strength are
programmable at Boot time via the Mode Control bits. The rate at which the processor receives
data is also fully controlled by the external device.
3.23 System Command Bus
The RM5261A interface has a 9-bit System Command (SysCmd) bus. The command bus
indicates whether the SysAD bus carries address or data information on a per-clock basis. If the
SysAD carries address, the SysCmd bus indicates what type of transaction is to take place (for
example, a read or write). If the SysAD carries data, the SysCmd bus provides information about
the data (for example, this is the last data word transmitted, or the data contains an error). The
SysCmd bus is bidirectional to support both processor requests and external requests to the
RM5261A. Processor requests are initiated by the RM5261A and responded to by an external
device. External requests are issued by an external device and require the RM5261A to respond.
The RM5261A supports one- to eight-byte transfers as well as block transfers on the SysAD bus.
In the case of a sub-double word transfer, the three low-order address bits give the byte address of
the transfer, and the SysCmd bus indicates the number of bytes being transferred.
3.24 Handshake Signals
There are six handshake signals on the system interface. Two of these, RdRdy* and WrRdy*, are
used by an external device to indicate to the RM5261A whether it can accept a new read or write
transaction. The RM5261A samples these signals before deasserting the address on read and write
requests.
RM5261A
Memory I/O
Controller
Flash/
x
72
Boot
PCI Bus
Rom
72
8
23
Latch
DRAM
Control
Address
相关PDF资料
PDF描述
RM54AC163SEA AC SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, CDIP16
RM54ACT175VFA ACT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP16
RM7965A-900UI 64-BIT, 900 MHz, MICROPROCESSOR, PBGA256
RN80532KC0371M 1900 MHz, MICROPROCESSOR, CPGA603
RN80532KC0411M 2000 MHz, MICROPROCESSOR, CPGA603
相关代理商/技术参数
参数描述
RM5261A-300HI-B002 制造商:PMC Sierra from Components Direct 功能描述:MICROPROCESSOR 64-BIT 300MHZ 0.18UM TECHNOLOGY - Trays 制造商:PMC-Sierra 功能描述:PMC SIERRA RM5261A-300HI-B002, Microprocessor 64-Bit 300MHz 0.18um Technology 3.3V 208-Pin MQFP
RM5261A-300J-B002 制造商:PMC Sierra from Components Direct 功能描述:RM5261A-300J-B002, MICROPROCESSOR 64-BIT 300MHZ 0.18UM TECHN - Trays 制造商:PMC SIERRA 功能描述:PMC SIERRA RM5261A-300J-B002, Microprocessor 64-Bit 300MHz 0.18um Technology 3.3V 208-Pin LFMQFP
RM5270-150S 制造商:未知厂家 制造商全称:未知厂家 功能描述:64-Bit Microprocessor
RM5270-200S 制造商:未知厂家 制造商全称:未知厂家 功能描述:64-Bit Microprocessor
RM5271-200S 制造商:未知厂家 制造商全称:未知厂家 功能描述:64-Bit Microprocessor