参数资料
型号: CS80C286-16
厂商: Intersil
文件页数: 29/60页
文件大小: 0K
描述: IC CPU 16BIT 5V 16MHZ 68-PLCC
标准包装: 126
处理器类型: 80C286 16-位
速度: 16MHz
电压: 5V
安装类型: 表面贴装
封装/外壳: 68-LCC(J 形引线)
供应商设备封装: 68-PLCC(24.23x24.23)
包装: 管件
35
The processor extension interface uses I/O port addresses
00F8(H), and 00FC(H) which are part of the I/O port address
range reserved by Intersil. An ESC instruction with Machine
Status Word bits EM = 0 and TS = 0 will perform I/O bus
operations to one or more of these I/O port addresses inde-
pendent of the value of lOPL and CPL.
ESC instructions with memory references enable the CPU to
accept PEREQ inputs for processor extension operand
transfers. The CPU will determine the operand starting
address and read/write status of the instruction. For each
operand transfer, two or three bus operations are performed,
one word transfer with I/O port address 00FA(H) and one or
two bus operations with memory. Three bus operations are
required for each word operand aligned on an odd byte
address.
Interrupt Acknowledge Sequence
Figure 29 illustrates an interrupt acknowledge sequence per-
formed by the 80C286 in response to an INTR input. An
interrupt acknowledge sequence consists of two INTA bus
operations. The first allows a master 82C59A Programmable
Interrupt Controller (PlC) to determine which if any of its
slaves should return the interrupt vector. An eight bit vector
is read on D0-D7 of the 80C286 during the second INTA bus
operation to select an interrupt handler routine from the
interrupt table.
The Master Cascade Enable (MCE) signal of the 82C288 is
used to enable the cascade address drivers during INTA bus
operations (See Figure 29) onto the local address bus for
distribution to slave interrupt controllers via the system
address bus. The 80C286 emits the LOCK signal (active
LOW) during TS of the first INTA bus operation. A local bus
“hold” request will not be honored until the end of the second
INTA bus operation.
Three idle processor clocks are provided by the 80C286
between INTA bus operations to allow for the minimum INTA
to INTA time and CAS (cascade address) out delay of the
82C59A. The second INTA bus operation must always have
at least one extra TC state added via logic controlling
READY. A23-A0 are in three-state OFF until after the first TC
state of the second INTA bus operation. This prevents bus
contention between the cascade address drivers and CPU
address drivers. The extra TC state allows time for the
80C286 to resume driving the address lines for subsequent
bus operations.
80C286
相关PDF资料
PDF描述
ACB90DHAR CONN EDGECARD 180PS R/A .050 DIP
MPC857TZQ66B IC MPU PWRQUICC 66MHZ 357-PBGA
ABB95DHAS CONN EDGECARD 190PS R/A .050 SLD
MPC857TVR66B IC MPU POWERQUICC 66MHZ 357-PBGA
MPC8271ZQTIEA IC MPU POWERQUICC II 516-PBGA
相关代理商/技术参数
参数描述
CS80C286-1696 制造商:Rochester Electronics LLC 功能描述:- Bulk
CS80C286-2 制造商:Harris Corporation 功能描述:
CS80C286-20 制造商:Rochester Electronics LLC 功能描述:- Bulk
CS80C286-2096 制造商:Rochester Electronics LLC 功能描述:- Bulk
CS80C286-20S2463 制造商:Rochester Electronics LLC 功能描述:- Bulk