参数资料
型号: DDRSDRAM1111
厂商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: DDR SDRAM Specification Version 1.0
中文描述: DDR SDRAM的规范版本1.0
文件页数: 43/53页
文件大小: 669K
代理商: DDRSDRAM1111
- 43 -
REV. 1.0 November. 2. 2000
128Mb DDR SDRAM
8. AC Operating Conditions & Timming Specification
8.1 AC Operating Conditions
Parameter/Condition
Symbol
Min
Max
Unit
Note
Input High (Logic 1) Voltage, DQ, DQS and DM signals
Input Low (Logic 0) Voltage, DQ, DQS and DM signals.
Input Differential Voltage, CK and CK inputs
Input Crossing Point Voltage, CK and CK inputs
VIH(AC)
VIL(AC)
VID(AC)
VIX(AC)
VREF + 0.31
V
V
V
V
1
2
3
4
VREF - 0.31
VDDQ+0.6
0.5*VDDQ+0.2
0.62
0.5*VDDQ-0.2
Note 1. Vih(max) = 4.2V. The overshoot voltage duration is
3ns at VDD.
2. Vil(min) = -1.5V. The undershoot voltage duration is
3ns at VSS.
3. VID is the magnitude of the difference between the input level on CK and the input on CK.
4. The value of V
IX
is expected to equal 0.5*V
DDQ
of the transmitting device and must track variations in the DC level of the same.
Table 13. AC operating conditions
I
DD7
: Operating current: Four bank operation
1. Typical Case : Vdd = 2.5V, T=25’C
2. Worst Case : Vdd = 2.7V, T= 10’C
3. Four banks are being interleaved with tRC(min), Burst Mode, Address and Control inputs on NOP edge are not
changing. lout = 0mA
4. Timing patterns
- DDR200(100Mhz, CL=2) : tCK = 10ns, CL2, BL=4, tRRD = 2*tCK, tRCD= 3*tCK, Read with autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 A0 R3 A1 R0 - repeat the same timing with random address changing
*50% of data changing at every burst
- DDR266B(133Mhz, CL=2.5) : tCK = 7.5ns, CL=2.5, BL=4, tRRD = 2*tCK, tRCD = 3*tCK
Read with autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing
*50% of data changing at every burst
- DDR266A (133Mhz, CL=2) : tCK = 7.5ns, CL2=2, BL=4, tRRD = 2*tCK, tRCD = 3*tCK
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing
*50% of data changing at every burst
Legend : A=Activate, R=Read, W=Write, P=Precharge, N=NOP
相关PDF资料
PDF描述
DDRSDRAM DDR SDRAM Specification Version 0.61
DDTA113TCA-7-F PNP PRE-BIASED SMALL SIGNAL SOT-23 SURFACE MOUNT TRANSISTOR
DDTA114TCA-7-F PNP PRE-BIASED SMALL SIGNAL SOT-23 SURFACE MOUNT TRANSISTOR
DDTA115TCA-7-F PNP PRE-BIASED SMALL SIGNAL SOT-23 SURFACE MOUNT TRANSISTOR
DDTA123TCA-7-F PNP PRE-BIASED SMALL SIGNAL SOT-23 SURFACE MOUNT TRANSISTOR
相关代理商/技术参数
参数描述
DDR-SJE-Q2 制造商:DOMINANT 制造商全称:DOMINANT Semiconductors 功能描述:LED Colored Resin
DDR-SJE-Q2R-1 制造商:DOMINANT 制造商全称:DOMINANT Semiconductors 功能描述:LED Colored Resin
DDR-SJE-R1 制造商:DOMINANT 制造商全称:DOMINANT Semiconductors 功能描述:LED Colored Resin
DDR-SJE-R2 制造商:DOMINANT 制造商全称:DOMINANT Semiconductors 功能描述:LED Colored Resin
DDR-SJS-R1 制造商:DOMINANT 制造商全称:DOMINANT Semiconductors 功能描述:LED AlInGaP