参数资料
型号: DSP56311VF150R2
厂商: Freescale Semiconductor
文件页数: 35/96页
文件大小: 0K
描述: IC DSP 24BIT 150MHZ 196-BGA
标准包装: 750
系列: DSP56K/Symphony
类型: 定点
接口: 主机接口,SSI,SCI
时钟速率: 150MHz
非易失内存: ROM(576 B)
芯片上RAM: 384kB
电压 - 输入/输出: 3.30V
电压 - 核心: 1.80V
工作温度: -40°C ~ 100°C
安装类型: 表面贴装
封装/外壳: 196-LBGA
供应商设备封装: 196-MAPBGA(15x15)
包装: 带卷 (TR)
DSP56311 Technical Data, Rev. 8
2-20
Freescale Semiconductor
Specifications
Table 2-12.
DRAM Out-of-Page and Refresh Timings, Fifteen Wait States1,2
No.
Characteristics
Symbol
Expression3
100 MHz
Unit
Min
Max
157
Random read or write cycle time
tRC
16
× T
C
160.0
ns
158
RAS assertion to data valid (read)
tRAC
8.25
× TC 5.7
76.8
ns
159
CAS assertion to data valid (read)
tCAC
4.75
× TC 5.7
41.8
ns
160
Column address valid to data valid (read)
tAA
5.5
× T
C 5.7
49.3
ns
161
CAS deassertion to data not valid (read hold time)
tOFF
0.0
ns
162
RAS deassertion to RAS assertion
tRP
6.25
× TC 4.0
58.5
ns
163
RAS assertion pulse width
tRAS
9.75
× T
C 4.0
93.5
ns
164
CAS assertion to RAS deassertion
tRSH
6.25
× TC 4.0
58.5
ns
165
RAS assertion to CAS deassertion
tCSH
8.25
× TC 4.0
78.5
ns
166
CAS assertion pulse width
tCAS
4.75
× T
C 4.0
43.5
ns
167
RAS assertion to CAS assertion
tRCD
3.5
× TC ± 233.0
37.0
ns
168
RAS assertion to column address valid
tRAD
2.75
× TC ± 225.5
29.5
ns
169
CAS deassertion to RAS assertion
tCRP
7.75
× T
C 4.0
73.5
ns
170
CAS deassertion pulse width
tCP
6.25
× TC – 6.0
56.5
ns
171
Row address valid to RAS assertion
tASR
6.25
× TC 4.0
58.5
ns
172
RAS assertion to row address not valid
tRAH
2.75
× T
C 4.0
23.5
ns
173
Column address valid to CAS assertion
tASC
0.75
× TC 4.0
3.5
ns
174
CAS assertion to column address not valid
tCAH
6.25
× TC 4.0
58.5
ns
175
RAS assertion to column address not valid
tAR
9.75
× T
C 4.0
93.5
ns
176
Column address valid to RAS deassertion
tRAL
7
× TC 4.0
66.0
ns
177
WR deassertion to CAS assertion
tRCS
5
× TC 3.8
46.2
ns
178
CAS deassertion to WR4 assertion
tRCH
1.75
× T
C – 3.7
13.8
ns
179
RAS deassertion to WR
4 assertion
tRRH
0.25
× TC 2.0
0.5
ns
180
CAS assertion to WR deassertion
tWCH
6
× TC 4.2
55.8
ns
181
RAS assertion to WR deassertion
tWCR
9.5
× T
C 4.2
90.8
ns
182
WR assertion pulse width
tWP
15.5
× TC 4.5
150.5
ns
183
WR assertion to RAS deassertion
tRWL
15.75
× TC 4.3
153.2
ns
184
WR assertion to CAS deassertion
tCWL
14.25
× T
C 4.3
138.2
ns
185
Data valid to CAS assertion (write)
tDS
8.75
× TC 4.0
83.5
ns
186
CAS assertion to data not valid (write)
tDH
6.25
× TC 4.0
58.5
ns
187
RAS assertion to data not valid (write)
tDHR
9.75
× T
C 4.0
93.5
ns
188
WR assertion to CAS assertion
tWCS
9.5
× TC 4.3
90.7
ns
189
CAS assertion to RAS assertion (refresh)
tCSR
1.5
× TC 4.0
11.0
ns
190
RAS deassertion to CAS assertion (refresh)
tRPC
4.75
× T
C 4.0
43.5
ns
191
RD assertion to RAS deassertion
tROH
15.5
× TC 4.0
151.0
ns
192
RD assertion to data valid
tGA
14
× TC 5.7
134.3
ns
193
RD deassertion to data not valid5
tGZ
0.0
ns
194
WR assertion to data active
0.75
× TC – 1.5
6.0
ns
195
WR deassertion to data high impedance
0.25
× TC
—2.5
ns
Notes:
1.
The number of wait states for an out-of-page access is specified in the DRAM Control Register.
2.
The refresh period is specified in the DRAM Control Register.
3.
Use the expression to compute the maximum or minimum value listed (or both if the expression includes
±) .
4.
Either tRCH or tRRH must be satisfied for read cycles.
5.
RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is tOFF and not tGZ.
相关PDF资料
PDF描述
UBA2016AP/1,112 IC LAMP DVR FLUORES 600V 20-DIP
T525D477M2R5ATE025 CAP TANT 470UF 2.5V 20% 2917
RBM12DCWS CONN EDGECARD 24POS DIP .156 SLD
AGL125V2-FGG144 IC FPGA IGLOO 1.2-1.5V 144FPBGA
T525D337M003ATE025 CAP TANT 330UF 3V 20% 2917
相关代理商/技术参数
参数描述
DSP56311VF160 功能描述:数字信号处理器和控制器 - DSP, DSC SSP26111VF160A RoHS:否 制造商:Microchip Technology 核心:dsPIC 数据总线宽度:16 bit 程序存储器大小:16 KB 数据 RAM 大小:2 KB 最大时钟频率:40 MHz 可编程输入/输出端数量:35 定时器数量:3 设备每秒兆指令数:50 MIPs 工作电源电压:3.3 V 最大工作温度:+ 85 C 封装 / 箱体:TQFP-44 安装风格:SMD/SMT
DSP56311VL150 功能描述:数字信号处理器和控制器 - DSP, DSC 24 BIT DSP PBFREE RoHS:否 制造商:Microchip Technology 核心:dsPIC 数据总线宽度:16 bit 程序存储器大小:16 KB 数据 RAM 大小:2 KB 最大时钟频率:40 MHz 可编程输入/输出端数量:35 定时器数量:3 设备每秒兆指令数:50 MIPs 工作电源电压:3.3 V 最大工作温度:+ 85 C 封装 / 箱体:TQFP-44 安装风格:SMD/SMT
DSP56311VL150B1 功能描述:数字信号处理器和控制器 - DSP, DSC 24 BIT DSP PBFREE RoHS:否 制造商:Microchip Technology 核心:dsPIC 数据总线宽度:16 bit 程序存储器大小:16 KB 数据 RAM 大小:2 KB 最大时钟频率:40 MHz 可编程输入/输出端数量:35 定时器数量:3 设备每秒兆指令数:50 MIPs 工作电源电压:3.3 V 最大工作温度:+ 85 C 封装 / 箱体:TQFP-44 安装风格:SMD/SMT
DSP56311VL150R2 功能描述:数字信号处理器和控制器 - DSP, DSC 24 BIT DSP PBFREE RoHS:否 制造商:Microchip Technology 核心:dsPIC 数据总线宽度:16 bit 程序存储器大小:16 KB 数据 RAM 大小:2 KB 最大时钟频率:40 MHz 可编程输入/输出端数量:35 定时器数量:3 设备每秒兆指令数:50 MIPs 工作电源电压:3.3 V 最大工作温度:+ 85 C 封装 / 箱体:TQFP-44 安装风格:SMD/SMT
DSP56311VL160 功能描述:数字信号处理器和控制器 - DSP, DSC 24 BIT DSP PBFREE RoHS:否 制造商:Microchip Technology 核心:dsPIC 数据总线宽度:16 bit 程序存储器大小:16 KB 数据 RAM 大小:2 KB 最大时钟频率:40 MHz 可编程输入/输出端数量:35 定时器数量:3 设备每秒兆指令数:50 MIPs 工作电源电压:3.3 V 最大工作温度:+ 85 C 封装 / 箱体:TQFP-44 安装风格:SMD/SMT