参数资料
型号: LMK04010BISQ/NOPB
厂商: National Semiconductor
文件页数: 31/65页
文件大小: 0K
描述: IC CLOCK CONDITIONER W/PLL 48LLP
标准包装: 1,000
系列: PowerWise®
类型: 时钟调节器
PLL:
输入: LVCMOS
输出: 2VPECL,LVPECL
电路数: 1
比率 - 输入:输出: 2:5
差分 - 输入:输出: 是/是
频率 - 最大: 1.296GHz
除法器/乘法器: 是/是
电源电压: 3.15 V ~ 3.45 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 48-WFQFN 裸露焊盘
供应商设备封装: 48-LLP(7x7)
包装: 带卷 (TR)
其它名称: LMK04010BISQ
SNOSAZ8J – SEPTEMBER 2008 – REVISED SEPTEMBER 2011
PLL1_R: PLL1_R Counter
The size of the PLL1_R counter is 12 bits. This counter will support a maximum divide ratio of 4095 and
minimum divide ratio of 1.
Table 17. PLL1_R Counter Values
R [11:0]
VALUE
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
0
Not Valid
0
1
.
...
1
4095
PLL1 Charge Pump Current Gain (PLL1_CP_GAIN) and Polarity Control (PLL1_CP_POL)
The Loop Band Width (LBW) on PLL1 should be narrow to suppress the noise from the system or input clocks at
CLKinX/CLKinX* port. This configuration allows the noise of the external VCXO to dominate at low offset
frequencies. Given that the noise of the external VCXO is far superior than the noise of PLL1, this setting
produces a very clean reference clock to PLL2 at the OSCin port.
In order to achieve a LBW as low as 10 Hz at the supported VCXO frequency (1 MHz to 200 MHz), a range of
charge pump currents in PLL1 is provided. The table below shows the available current gains. A small charge
pump current is required to obtain a narrow LBW at high phase detector rate (small N value).
Table 18. PLL1 Charge Pump Current Selections (PLL1_CP_GAIN)
PLL1_CP_GAIN [2:0]
PLL1 Charge Pump Current Magnitude (A)
b2
b1
b0
0
RESERVED
0
1
RESERVED
0
1
0
20
0
1
80
1
0
25
1
0
1
50
1
0
100
1
400
The PLL1_CP_POL bit sets the PLL1 charge pump for operation with a positive or negative slope VCO/VCXO. A
positive slope VCO/VCXO increases frequency with increased tuning voltage. A negative slope VCO/VCXO
increases frequency with decreased tuning voltage.
Table 19. PLL1 Charge Pump Polarity Control Bits (PLL1_CP_POL)
PLL1_CP_POL
DESCRIPTION
0
Negative Slope VCO/VCXO
1
Positive Slope VCO/VCXO
Register 13
EN_PLL2_XTAL: Crystal Oscillator Option Enable
If an external crystal is being used to implement a discrete VCXO, the internal feedback amplifier must be
enabled in order to complete the oscillator circuit.
Copyright 2008–2011, Texas Instruments Incorporated
37
相关PDF资料
PDF描述
LMV393MUTAG IC OP AMP DUAL GP LV LV 8-UDFN
LMX339HASD+T IC COMPARATOR GP QUAD 14-SOIC
LT1011AIS8#TRPBF IC VOLTAGE COMPARATOR 5V 8-SOIC
LT1016IS8#TRPBF IC COMPARATOR 10NS HI-SPD 8-SOIC
LT1017IS8#TRPBF IC COMPARATOR MICRPWR DUAL 8SOIC
相关代理商/技术参数
参数描述
LMK04010BISQX 制造商:NSC 制造商全称:National Semiconductor 功能描述:Low-Noise Clock Jitter Cleaner with Cascaded PLLs
LMK04010BISQX/NOPB 功能描述:时钟合成器/抖动清除器 RoHS:否 制造商:Skyworks Solutions, Inc. 输出端数量: 输出电平: 最大输出频率: 输入电平: 最大输入频率:6.1 GHz 电源电压-最大:3.3 V 电源电压-最小:2.7 V 封装 / 箱体:TSSOP-28 封装:Reel
LMK04011BISQ 制造商:Texas Instruments 功能描述:Clock Conditioner 48-Pin LLP EP T/R
LMK04011BISQ/NOPB 功能描述:时钟合成器/抖动清除器 RoHS:否 制造商:Skyworks Solutions, Inc. 输出端数量: 输出电平: 最大输出频率: 输入电平: 最大输入频率:6.1 GHz 电源电压-最大:3.3 V 电源电压-最小:2.7 V 封装 / 箱体:TSSOP-28 封装:Reel
LMK04011BISQE 制造商:Texas Instruments 功能描述:Clock Conditioner 48-Pin LLP EP T/R 制造商:Texas Instruments 功能描述:PRECISION CLOCK CONDITIONER, 48LLP