参数资料
型号: ML60851DTB
厂商: LAPIS SEMICONDUCTOR CO LTD
元件分类: 总线控制器
英文描述: UNIVERSAL SERIAL BUS CONTROLLER, PQFP44
封装: 10 X 10 MM, 0.80 MM PITCH, PLASTIC, TQFP-44
文件页数: 8/84页
文件大小: 394K
代理商: ML60851DTB
FEDL60851D-01
1Semiconductor
ML60851D
15/83
End Point Packet Ready Register (PKTRDY)
This register indicates whether or not the preparations for reading out or writing in a packet data have been
completed. In addition, this register is also used for controlling the handshake packet (ACK/NAK)
Read address
C8h
Write address
48h
D7
D6
D5
D4
D3
D2
D1
D0
After a hardware reset
000
0000
0
After a bus reset
000
0000
0
Definition
0
This register in conjunction with INTENBL register is used for controlling the read/write operation of
ML60851D’s transmit and receive FIFOs. The interrupt generation and disassertion of ML60851D is closely
related to the bits in PKTRDY register and the corresponding fields in INTENBL register.
During normal operation, when ML60851D is receiving data from the host, the data packet received succussfully
without any errors will be stored in the corresponding Rx FIFO of ML60851D, at which point ML60851D will
automatically assert its Receive Packet Ready bit and generate an interrupt cause. At this time if interrupt for the
particular endpoint has been enabled in the INTENBL register, the corresponding interrupt status bit in register
INTSTAT will be asserted and an interrupt will be generated.
In a transmit operation, when ML60851D is sending data to the host, an ACK packet received from the host in
response to succussful transmission of a packet will cause ML60851D to automatically deassert (set to “0”) the
corresponding endpoint’s transmit packet ready bit and hence, generate an interrupt cause. To transmit subsequent
packets from this same end point, the local MCU sets the corresponding transmit packet ready bit after completion
of interrupt servicing (such as writing data in the corresponding transmit FIFO, etc.).
Bit D3 is fixed at “0”, and even if a “1” is written in this bit, that write operation will be invalid.
The operations of the different bits of PKTRDY are described in detail below.
Please note the R/Reset and R/Set notation used above. R/Reset means: the bit field can be read by the local
MCU/and it is Reset (to ‘0’) when a “1” is written to it. The R/Set means: the bit field can be read by the local
MCU/and it is Set (to ‘1’) when a 1 is written to it.
EP0 Receive packet ready (R/Reset)
EP1 Receive packet ready (R/Reset)
EP2 Receive packet ready (R/Reset)
EP0 Transmit packet ready (R/Set)
EP1 Transmit packet ready (R/Set)
EP2 Transmit packet ready (R/Set)
EP3 Transmit packet ready (R/Set)
相关PDF资料
PDF描述
ML60852A UNIVERSAL SERIAL BUS CONTROLLER, PQFP44
ML63187-XXXGA 4-BIT, MROM, 2 MHz, MICROCONTROLLER, PQFP128
ML63193-XXXWA 4-BIT, MROM, 2 MHz, MICROCONTROLLER, UUC128
ML64168-XXX 4-BIT, MROM, 0.7 MHz, MICROCONTROLLER, UUC80
ML64P168-NGP 4-BIT, OTPROM, 0.7 MHz, MICROCONTROLLER, PQFP80
相关代理商/技术参数
参数描述
ML60851E 制造商:OKI 制造商全称:OKI electronic componets 功能描述:USB Device Controller
ML60851EGA 制造商:OKI 制造商全称:OKI electronic componets 功能描述:USB Device Controller
ML60851ETB 制造商:OKI 制造商全称:OKI electronic componets 功能描述:USB Device Controller
ML60852 制造商:OKI 制造商全称:OKI electronic componets 功能描述:USB Device Controller
ML60852A 制造商:OKI 制造商全称:OKI electronic componets 功能描述:USB Device Controller