参数资料
型号: MT58L128V36P1B-4
元件分类: SRAM
英文描述: 128K X 36 STANDARD SRAM, 2.3 ns, PBGA119
封装: 14 X 22 MM, PLASTIC, MS-028BHA, BGA-119
文件页数: 16/35页
文件大小: 353K
代理商: MT58L128V36P1B-4
23
4Mb: 256K x 18, 128K x 32/36 Pipelined, SCD SyncBurst SRAM
Micron Technology, Inc., reserves the right to change products or specifications without notice.
MT58L256L18P1_D.p65 – Rev. 10/01
2001, Micron Technology, Inc.
4Mb: 256K x 18, 128K x 32/36
PIPELINED, SCD SYNCBURST SRAM
NOTE: 1. Test conditions as specified with the output loading shown in Figure 1 for 3.3V I/O (VDDQ = +3.3V +0.3V/-0.165V) and
Figure 3 for 2.5V I/O (VDDQ = +2.5V +0.4V/-0.125V) unless otherwise noted.
2. Measured as HIGH above VIH and LOW below VIL.
3. This parameter is measured with the output loading shown in Figure 2 for 3.3V I/O and Figure 4 for 2.5V I/O.
4. This parameter is sampled.
5. Transition is measured ±500mV from steady state voltage.
6. Refer to Technical Note TN-58-09, “Synchronous SRAM Bus Contention Design Considerations,” for a more thorough
discussion on these parameters.
7. OE# is a “Don’t Care” when a byte write enable is sampled LOW.
8. A WRITE cycle is defined by at least one byte write enable LOW and ADSP# HIGH for the required setup and hold
times. A READ cycle is defined by all byte write enables HIGH and ADSC# or ADV# LOW or ADSP# LOW for the
required setup and hold times.
9. This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK
when either ADSP# or ADSC# is LOW and chip enabled. All other synchronous inputs must meet the setup and hold
times with stable logic levels for all rising edges of clock (CLK) when the chip is enabled. Chip enable must be valid at
each rising edge of CLK when either ADSP# or ADSC# is LOW to remain enabled.
ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Note 1) (0°C
≤ T
A ≤ +70°C; VDD = +3.3V +0.3V/-0.165V unless otherwise noted)
-4
-4.4
-5
-6
-7.5
-10
DESCRIPTION
SYM
MIN MAX MIN MAX MIN MAX MIN MAX MIN MAX MIN MAX UNITS
NOTES
Clock
Clock cycle time
tKC
4
4.4
5.0
6.0
7.5
10
ns
Clock frequency
fKF
250
225
200
166
133
100
MHz
Clock HIGH time
tKH
1.6
1.7
2.0
2.3
2.5
3.0
ns
2
Clock LOW time
tKL
1.6
1.7
2.0
2.3
2.5
3.0
ns
2
Output Times
Clock to output valid
tKQ
2.3
2.6
2.8
3.5
4.0
5.0
ns
Clock to output invalid
tKQX
1
1.0
1.5
ns
3
Clock to output in Low-Z
tKQLZ
0
1.5
ns
3, 4, 5, 6
Clock to output in High-Z
tKQHZ
2.3
2.6
2.8
3.5
4.2
5.0
ns
3, 4, 5, 6
OE# to output valid
tOEQ
2.3
2.6
2.8
3.5
4.2
5.0
ns
7
OE# to output in Low-Z
tOELZ
0
0000
ns
3, 4, 5, 6
OE# to output in High-Z
tOEHZ
2.3
2.6
2.8
3.5
4.2
4.5
ns
3, 4, 5, 6
Setup Times
Address
tAS
0.8
1
1.3
1.5
2.0
ns
8, 9
Address status (ADSC#, ADSP#)
tADSS
0.8
1
1.3
1.5
2.0
ns
8, 9
Address advance (ADV#)
tAAS
0.8
1
1.3
1.5
2.0
ns
8, 9
Write signals
tWS
0.8
1
1.3
1.5
2.0
ns
8, 9
(BWa#-BWd#, BWE#, GW#)
Data-in
tDS
0.8
1
1.3
1.5
2.0
ns
8, 9
Chip enables (CE#, CE2#, CE2)
tCES
0.8
1
1.3
1.5
2.0
ns
8, 9
Hold Times
Address
tAH
0.2
0.3
0.5
ns
8, 9
Address status (ADSC#, ADSP#)
tADSH
0.2
0.3
0.5
ns
8, 9
Address advance (ADV#)
tAAH
0.2
0.3
0.5
ns
8, 9
Write signals
tWH
0.2
0.3
0.5
ns
8, 9
(BWa#-BWd#, BWE#, GW#)
Data-in
tDH
0.2
0.3
0.5
ns
8, 9
Chip enables (CE#, CE2#, CE2)
tCEH
0.2
0.3
0.5
ns
8, 9
相关PDF资料
PDF描述
MT58L32L36PT-7.5 32K X 36 CACHE SRAM, 4.2 ns, PQFP100
MT58L512L18DS-7.5IT 512K X 18 CACHE SRAM, 4 ns, PQFP100
MT58L512L18DT-10IT 512K X 18 CACHE SRAM, 5 ns, PQFP100
MT58L512L18PB-6IT 512K X 18 STANDARD SRAM, 3.5 ns, PBGA119
MT58L512L18PS-7.5IT 512K X 18 CACHE SRAM, 4 ns, PQFP100
相关代理商/技术参数
参数描述
MT58L128V36P1F-5 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Micron Technology Inc 功能描述:
MT58L128V36P1F-6 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Micron Technology Inc 功能描述:
MT58L128V36P1T-7.5 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Micron Technology Inc 功能描述:
MT58L1MV18D 制造商:MICRON 制造商全称:Micron Technology 功能描述:8Mb: 512K x 18, 256K x 32/36 3.3V I/O, PIPELINED, DCD SYNCBURST SRAM
MT58L1MY18D 制造商:MICRON 制造商全称:Micron Technology 功能描述:16Mb SYNCBURST⑩ SRAM