参数资料
型号: QL5820-33BPTN196C
厂商: QUICKLOGIC CORP
元件分类: 总线控制器
英文描述: PCI BUS CONTROLLER, PBGA196
封装: 12 X 12 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LEAD FREE, PLASTIC, MO-216C, TFBGA-196
文件页数: 15/80页
文件大小: 1125K
代理商: QL5820-33BPTN196C
2006 QuickLogic Corporation
QL58x0 Enhanced QuickPCI Target Family Data Sheet Rev. L
22
Joint Test Access Group (JTAG) Information
Figure 16: JTAG Block Diagram
Microprocessors and Application Specific Integrated Circuits (ASICs) pose many design challenges, one
problem being the accessibility of test points. JTAG formed in response to this challenge, resulting in IEEE
standard 1149.1, the Standard Test Access Port and Boundary Scan Architecture.
The JTAG boundary scan test methodology allows complete observation and control of the boundary pins of
a JTAG-compatible device through JTAG software. A Test Access Port (TAP) controller works in concert with
the Instruction Register (IR), which allow users to run three required tests along with several user-defined tests.
JTAG tests allow users to reduce system debug time, reuse test platforms and tools, and reuse subsystem tests
for fuller verification of higher level system elements.
The 1149.1 standard requires the following three tests:
Extest Instruction. The Extest Instruction performs a printed circuit board (PCB) interconnect test. This
test places a device into an external boundary test mode, selecting the boundary scan register to be
connected between the TAP Test Data In (TDI) and Test Data Out (TDO) pins. Boundary scan cells are
preloaded with test patterns (through the Sample/Preload Instruction), and input boundary cells capture the
input data for analysis.
Sample/Preload Instruction. The Sample/Preload Instruction allows a device to remain in its functional
mode, while selecting the boundary scan register to be connected between the TDI and TDO pins. For this
test, the boundary scan register can be accessed through a data scan operation, allowing users to sample
the functional data entering and leaving the device.
TCK
TMS
TRSTB
RDI
TDO
Instruction Decode
&
Control Logic
Tap Controller
State Machine
(16 States)
Instruction Register
Boundary-Scan Register
(Data Register)
Mux
Bypass
Register
Mux
Internal
Register
I/O Registers
User Defined Data Register
相关PDF资料
PDF描述
QL5842-33BPSN484M PCI BUS CONTROLLER, PBGA484
QT83C154XXX-L 8-BIT, MROM, 6 MHz, MICROCONTROLLER, PQFP44
QC87C251SQ 8-BIT, UVPROM, 12 MHz, MICROCONTROLLER, CDIP40
QR80C51XXX:R 8-BIT, MROM, 12 MHz, MICROCONTROLLER, CQCC44
QD80C31-S:D 8-BIT, 20 MHz, MICROCONTROLLER, CDIP40
相关代理商/技术参数
参数描述
QL5822-33BPTN280C-5695 制造商:QuickLogic Corporation 功能描述:
QL62506PB516C 制造商:QUICK LOG 功能描述:New
QL6325PQ208 制造商:未知厂家 制造商全称:未知厂家 功能描述:ASIC
QL6325PT280 制造商:未知厂家 制造商全称:未知厂家 功能描述:ASIC
QL63D5SA 制造商:未知厂家 制造商全称:未知厂家 功能描述:InGaAlP Laser Diode