参数资料
型号: WJLXT971ALE.A4SE000
厂商: CORTINA SYSTEMS INC
元件分类: 网络接口
英文描述: DATACOM, ETHERNET TRANSCEIVER, PQFP64
封装: LEAD FREE, LQFP-64
文件页数: 49/116页
文件大小: 1172K
代理商: WJLXT971ALE.A4SE000
LXT971A 3.3V Dual-Speed Fast Ethernet Transceiver
38
Datasheet
Document #: 249414
Revision #: 002
Rev. Date: August 7, 2002
3.7.2
Collision Indication
Figure 18 shows normal transmission. Upon detection of a collision, the COL output is asserted
and remains asserted for the duration of the collision as shown in Figure 19.
3.7.3
100BASE-X Protocol Sublayer Operations
With respect to the 7-layer communications model, the LXT971A is a Physical Layer 1 (PHY)
device. The LXT971A implements the Physical Coding Sublayer (PCS), Physical Medium
Attachment (PMA), and Physical Medium Dependent (PMD) sublayers of the reference model
defined by the IEEE 802.3u standard. The following paragraphs discuss LXT971A operation from
the reference model point of view.
3.7.3.1
PCS Sublayer
The Physical Coding Sublayer (PCS) provides the MII interface, as well as the 4B/5B encoding/
decoding function.
For 100BASE-TX and 100FX operation, the PCS layer provides IDLE symbols to the PMD-layer
line driver as long as TX_EN is de-asserted.
3.7.3.1.1 Preamble Handling
When the MAC asserts TX_EN, the PCS substitutes a /J/K symbol pair, also known as the Start-of-
Stream Delimiter (SSD), for the first two nibbles received across the MII. The PCS layer continues
to encode the remaining MII data, following the coding in Table 11, until TX_EN is de-asserted. It
then returns to supplying IDLE symbols to the line driver.
Figure 18. 100BASE-TX Transmission with No Errors
Figure 19. 100BASE-TX Transmission with Collision
DA DA DA DA DA
DA
DA DA
TX_CLK
TX_EN
TXD<3:0>
CRS
COL
PR
E
A
M
B
L
E
JAM
TX_CLK
TX_EN
TXD<3:0>
CRS
COL
PR
E
A
M
B
L
E
JAM
相关PDF资料
PDF描述
WJLXT971ALE.A4SE001 DATACOM, ETHERNET TRANSCEIVER, PQFP64
WJLXT971ALC.A4 DATACOM, ETHERNET TRANSCEIVER, PQFP64
WJLXT971ALE.A4 DATACOM, ETHERNET TRANSCEIVER, PQFP64
WJLXT971ALC.A4 DATACOM, ETHERNET TRANSCEIVER, PQFP64
WJLXT971ALE.A4 DATACOM, ETHERNET TRANSCEIVER, PQFP64
相关代理商/技术参数
参数描述
WJLXT971CA4 制造商:Intel 功能描述:
WJLXT972ALC.A4 功能描述:IC TRANS 3.3V ETHERNET 64-LQFP RoHS:是 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:25 系列:- 类型:收发器 驱动器/接收器数:2/2 规程:RS232 电源电压:4.5 V ~ 5.5 V 安装类型:通孔 封装/外壳:16-DIP(0.300",7.62mm) 供应商设备封装:16-PDIP 包装:管件
WJLXT972ALC.A4 S E001 制造商:Intel 功能描述:PHY 1-CH 10Mbps/100Mbps 64-Pin LQFP T/R
WJLXT972ALC.A4-857341 功能描述:TXRX ETH 10/100 SGL PORT 64-LQFP RoHS:是 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 类型:收发器 驱动器/接收器数:1/1 规程:RS422,RS485 电源电压:4.75 V ~ 5.25 V 安装类型:通孔 封装/外壳:8-DIP(0.300",7.62mm) 供应商设备封装:8-PDIP 包装:管件 产品目录页面:1402 (CN2011-ZH PDF)
WJLXT972ALC.A4-857345 功能描述:TXRX ETH 10/100 SGL PORT 64-LQFP RoHS:是 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 标准包装:1 系列:- 类型:线路收发器 驱动器/接收器数:5/3 规程:RS232 电源电压:3 V ~ 5.5 V 安装类型:表面贴装 封装/外壳:28-SOIC(0.295",7.50mm 宽) 供应商设备封装:28-SOIC 包装:Digi-Reel® 产品目录页面:918 (CN2011-ZH PDF) 其它名称:296-25096-6