参数资料
型号: 78Q8430-100IGT/F
厂商: Maxim Integrated Products
文件页数: 41/88页
文件大小: 0K
描述: IC LAN MEDIA ACCESS CTLR 100LQFP
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 90
控制器类型: 以太网控制器,MAC/PHY
电源电压: 3.3V
电流 - 电源: 230mA
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 100-LQFP
供应商设备封装: 100-LQFP(14x14)
包装: 托盘
78Q8430 Data Sheet
DS_8430_001
46
Rev. 1.2
1. After the second attempt, r is a random number between 0 and 3; the state machine looks at the two
least significant bits of the generator (n = 2) which gives a value between 0 and 3.
In order to improve the statistical independence between two MACs using the same pseudo-random
number generator, the MAC uses values from the CRC of previous successfully transmitted packets to
modify the basic random number sequence.
6.10.6 Transmit Operation
If there is data to be transferred, the inter-packet gap is OK and the MII is ready (there are no collisions
and the device is either in full duplex mode or there is no CRS), then the MAC transmit block transmits
the preamble followed by the SFD. After the transmission of the preamble and the SFD, it transmits 64
bytes of data regardless of the packet length, unless short transmission is enabled. This means that if the
packet is less than 64 bytes, it will pad the LLC data field with zeroes, unless NoPad is enabled. At the
end of the packet, it appends the CRC, unless NoCRC generation is enabled. If there is any collision
during the first 64 bytes (8 bytes of preamble and SFD and 56 bytes of the frame), it stops the
transmission and transmits a jam pattern (32 bits of all ones). It increments the collision attempt counter,
returns control to the back-off state machine and retransmits the packet when the back-off time has
elapsed and the gap time is OK.
If there is a collision after the first 64 bytes, it is reported as a late collision and the packet is terminated
with an error indication. The 78Q8430 does not retry late collisions.
If there are no collisions, the MAC transmit block transmits the rest of the packet and at this time (after the
first 64 bytes have been transmitted without collisions), it allows the DMA engine to overwrite this packet.
After transmitting the first 64 bytes, it transmits the rest of the packet and appends the CRC to the end.
FIFO under-run or more than 16 collisions will cause the state machine to abort the packet (no retry) and
prepare for the next packet in the queue.
In case of any transmission errors, the MAC transmit block sets the appropriate error bit in the TPSR and
sends a bad TX signal to the interrupt controller.
6.10.7 Receiving a Frame
To receive a frame, the receive enable bit in the MCR must be set and the receive halt bit must be clear.
The MAC receive block, when enabled, constantly monitors a data stream coming from the integrated
PHY. If the MAC is in loop back mode, the data stream will be going to the MAC transmit block via
internal connections.
The MAC receive block receives zero to seven bytes of preamble, followed by the Start Frame Delimiter
(SFD). The MAC receive block checks that the first data received is preamble and looks for the SFD in
the first eight bytes. If the SFD is not the first non-preamble byte, it treats the packet as a fragment and
discards it. When it has received a full byte, the MAC receive block stores the byte and several status
bits in the MAC receive FIFO which then signals that data is present. It receives subsequent bytes and
stores them and their status in the FIFO. If, during the frame reception, the receive FIFO overflows, or
the PHY asserts mii_rx_er, or the frame ends on an odd nibble, the MAC receive block sets the
corresponding status bit for the byte in the FIFO.
The QUE receive controller reads bytes from the MAC receive FIFO, combines them into four-byte words,
checks the CRC, optionally drops the padding and/or CRC field and moves the data into the receive
QUE. The QUE receive controller will never take bytes from the FIFO on two consecutive clocks. The
status bits from the receive FIFO are held by the QUE receive controller for the receive status FIFO until
the EOF status bit from the FIFO is true, at which time the final status is added to the status FIFO and the
held status bits are all cleared in preparation for the next frame. The QUE receive controller will signal
the receive producer to drop a frame if there is no room in the status FIFO when the frame arrives. This
makes sure that there is a one-to-one relation between frames in the QUE and status words in the status
FIFO.
相关PDF资料
PDF描述
A1020B-1CQ84C IC FPGA 2K GATES 84-CQFP COM
A1225A-1PQ100C IC FPGA 2500 GATES 100-PQFP COM
A1440A-1VQG100I IC FPGA 4K GATES 100-VQFP
A3P1000-1FGG484T IC FPGA 1KB FLASH 1M 484-FBGA
A3PE1500-PQG208 IC FPGA 444I/O 208PQFP
相关代理商/技术参数
参数描述
78Q8430-100IGTR/F 功能描述:以太网 IC 10/100 Ethernet MAC & PHY RoHS:否 制造商:Micrel 产品:Ethernet Switches 收发器数量:2 数据速率:10 Mb/s, 100 Mb/s 电源电压-最大:1.25 V, 3.45 V 电源电压-最小:1.15 V, 3.15 V 最大工作温度:+ 85 C 封装 / 箱体:QFN-64 封装:Tray
78Q8430-128CGT/F 制造商:Maxim Integrated Products 功能描述:Ethernet ICs 10/100 Ethernet MAC & PHY
78Q8430-128CGTR/F 制造商:Maxim Integrated Products 功能描述:Ethernet ICs 10/100 Ethernet MAC & PHY
78Q8430-ARM9-EVM 功能描述:EVALUATION MODULE 78Q8430 ARM9 RoHS:是 类别:编程器,开发系统 >> 评估演示板和套件 系列:* 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- 主要目的:电源管理,电池充电器 嵌入式:否 已用 IC / 零件:MAX8903A 主要属性:1 芯锂离子电池 次要属性:状态 LED 已供物品:板
78Q8430EBST#DB 功能描述:以太网开发工具 3-in-1 Silicon Delay Line RoHS:否 制造商:Micrel 产品:Evaluation Boards 类型:Ethernet Transceivers 工具用于评估:KSZ8873RLL 接口类型:RMII 工作电源电压: