参数资料
型号: AD9600ABCPZ-105
厂商: Analog Devices Inc
文件页数: 25/72页
文件大小: 0K
描述: IC ADC 10BIT 105MSPS 64LFCSP
标准包装: 1
位数: 10
采样率(每秒): 105M
数据接口: 串行,SPI?
转换器数目: 2
功率耗散(最大): 650mW
电压电源: 模拟和数字
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 64-VFQFN 裸露焊盘,CSP
供应商设备封装: 64-LFCSP-VQ(9x9)
包装: 托盘
输入数目和类型: 4 个单端,单极;2 个差分,单极
AD9600
Rev. B | Page 31 of 72
When the fast detect mode select bits are set to 0b001, 0b010, or
0b011, a subset of the fast detect output pins is available. In these
modes, the fast detect output pins have a latency of six clock cycles.
Table 16 shows the corresponding ADC input levels when the
fast detect mode select bits are set to 0b001 (that is, when ADC
fast magnitude is presented on the FD [3:1] pins).
Table 16. ADC Fast Magnitude Nominal Levels with
Fast Detect Mode Select Bits = 001
ADC Fast Magnitude on
FD [3:1] Pins
Nominal Input
Magnitude
Below FS (dB)
Nominal Input
Magnitude
Uncertainty (dB)
000
<24
Minimum to 18.07
001
24 to 14.5
30.14 to 12.04
010
14.5 to 10
18.07 to 8.52
011
10 to 7
12.04 to 6.02
100
7 to 5
8.52 to 4.08
101
5 to 3.25
6.02 to 2.5
110
3.25 to 1.8
4.08 to 1.16
111
1.8 to 0
2.5 to 0
When the fast detect mode select bits are set to 0b010 or 0b011
(that is, when ADC fast magnitude is presented on the FD [3:2]
pins), the LSB is not provided. The input ranges for this mode
are shown in Table 17.
Table 17. ADC Fast Magnitude Nominal Levels with
Fast Detect Mode Select Bits = 010 or 011
ADC Fast Magnitude on
FD [3:2] Pins
Nominal Input
Magnitude
Below FS (dB)
Nominal Input
Magnitude
Uncertainty (dB)
00
<14.5
Minimum to 12.04
01
14.5 to 7
18.07 to 6.02
10
7 to 3.25
8.52 to 2.5
11
3.25 to 0
4.08 to 0
ADC OVERRANGE (OR)
The ADC overrange indicator is asserted when an overrange is
detected on the input of the ADC. The overrange condition is
determined at the output of the ADC pipeline and therefore is
subject to the 12-clock-cycle latency. An overrange at the input
would be indicated by this bit 12 clock cycles after it occurred.
GAIN SWITCHING
The AD9600 includes circuitry that is useful in applications
either where large dynamic ranges exist or where gain ranging
converters are employed. This circuitry allows digital thresholds
to be set such that an upper threshold and a lower threshold can
be programmed. Fast detect mode select bit = 010 through fast
detect mode select bit = 101 support various combinations of the
gain switching options.
One such use is to detect when an ADC is about to reach full
scale with a particular input condition. The result is to provide
an indicator that can be used to quickly insert an attenuator that
prevents ADC overdrive.
Coarse Upper Threshold (C_UT)
The coarse upper threshold indicator is asserted if the ADC fast
magnitude input level is greater than the level programmed in the
coarse upper threshold register at Address 0x105 [2:0]. The coarse
upper threshold output is output two clock cycles after the level
is exceeded at the input and therefore provides a fast indication
of the input signal level. The coarse upper threshold levels are
shown in Table 18. This indicator remains asserted for a mini-
mum of two ADC clock cycles or until the signal drops below
the threshold level.
Table 18. Coarse Upper Threshold Levels
Coarse Upper Threshold
(Register 0x105 [2:0])
C_UT Is Active When Signal
Magnitude Below FS
Is Greater Than (dB)
000
<24
001
24
010
14.5
011
10
100
7
101
5
110
3.25
111
1.8
Fine Upper Threshold (F_UT)
The fine upper threshold indicator is asserted if the input magni-
tude exceeds the value programmed in the fine upper threshold
register located at Address 0x106 and Address 0x107. The 13-bit
threshold register is compared with the signal magnitude at the
output of the ADC. This comparison is subject to the ADC clock
latency but is accurate in terms of the converter resolution. The
fine threshold magnitude is defined by the following equation:
dBFS = 20 log(Threshold Magnitude/213)
(1)
Fine Lower Threshold (F_LT)
The fine lower threshold indicator is asserted if the input magni-
tude is less than the value programmed in the fine lower threshold
register located at Address 0x108 and Address 0x109. The fine
lower threshold register is a 13-bit register that is compared with
the signal magnitude at the output of the ADC. This comparison
is subject to the ADC clock latency but provides a comparison
accurate to the converter resolution. The fine threshold magnitude
is defined in Equation 1.
The operation of the F_UT and F_LT indicators is shown in
相关PDF资料
PDF描述
VE-241-IW-F3 CONVERTER MOD DC/DC 12V 100W
AD7653ACPZ IC ADC 16BIT UNIPOLAR 48LFCSP
VE-241-IW-F2 CONVERTER MOD DC/DC 12V 100W
LTC1279CG IC A/DCONV SAMPLNG W/SHTDN24SSOP
VI-BTN-IV-F4 CONVERTER MOD DC/DC 18.5V 150W
相关代理商/技术参数
参数描述
AD9600ABCPZ-125 功能描述:IC ADC 10BIT 125MSPS 64LFCSP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 其它有关文件:TSA1204 View All Specifications 标准包装:1 系列:- 位数:12 采样率(每秒):20M 数据接口:并联 转换器数目:2 功率耗散(最大):155mW 电压电源:模拟和数字 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-TQFP 供应商设备封装:48-TQFP(7x7) 包装:Digi-Reel® 输入数目和类型:4 个单端,单极;2 个差分,单极 产品目录页面:1156 (CN2011-ZH PDF) 其它名称:497-5435-6
AD9600ABCPZ-150 功能描述:IC ADC 10BIT 150MSPS 64LFCSP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD9600BCPZ-105 制造商:Analog Devices 功能描述:ADC Dual Pipelined 105Msps 10-bit Parallel/LVDS 64-Pin LFCSP EP
AD9600BCPZ-125 制造商:Analog Devices 功能描述:ADC Dual Pipelined 125Msps 10-bit Parallel/LVDS 64-Pin LFCSP EP
AD9600BCPZ-150 制造商:Analog Devices 功能描述: