参数资料
型号: AD9600ABCPZ-105
厂商: Analog Devices Inc
文件页数: 30/72页
文件大小: 0K
描述: IC ADC 10BIT 105MSPS 64LFCSP
标准包装: 1
位数: 10
采样率(每秒): 105M
数据接口: 串行,SPI?
转换器数目: 2
功率耗散(最大): 650mW
电压电源: 模拟和数字
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 64-VFQFN 裸露焊盘,CSP
供应商设备封装: 64-LFCSP-VQ(9x9)
包装: 托盘
输入数目和类型: 4 个单端,单极;2 个差分,单极
AD9600
Rev. B | Page 36 of 72
BUILT-IN SELF-TEST (BIST) AND OUTPUT TEST
The AD9600 includes built-in test features to enable verification
of the integrity of each channel as well as to facilitate board level
debugging. A BIST feature is included that verifies the integrity
of the digital datapath of the AD9600. Various output test options
are also provided to place predictable values on the outputs of
the AD9600.
BUILT-IN SELF-TEST (BIST)
The BIST is a thorough test of the digital portion of the selected
AD9600 signal path. When enabled, the test runs from an internal
pseudorandom noise (PN) source through the digital datapath,
starting at the ADC block output. The BIST sequence runs for
512 cycles and then stops. The BIST signature value for Channel
A or Channel B is placed in Register 0x24 and Register 0x25. If
one channel is chosen, its BIST signature is written to the two
registers. If both channels are chosen, the results of the two
channels are XOR’ed and placed in the BIST signature registers.
The outputs are not disconnected during this test; therefore, the PN
sequence can be observed as it runs. The PN sequence can be
continued from its last value or started from the beginning, based
on the value programmed in Bit 2 of Register 0x0E. The BIST
signature result varies depending on the channel configuration.
OUTPUT TEST MODES
The output test options are shown in Table 22. When an output
test mode is enabled, the analog section of the ADC is discon-
nected from the digital back end blocks, and the test pattern is run
through the output formatting block. Some of the test patterns are
subject to output formatting, and some are not. The seed value for
the PN sequence tests can be forced by setting Bit 4 or Bit 5 of
the test mode register (Address 0x0D) to hold the generator in
reset mode. These tests can be performed with or without an
analog signal (if present, the analog signal is ignored), but they
do require an encode clock. For more information, see AN-877
Application Note, Interfacing to High Speed ADCs via SPI.
相关PDF资料
PDF描述
VE-241-IW-F3 CONVERTER MOD DC/DC 12V 100W
AD7653ACPZ IC ADC 16BIT UNIPOLAR 48LFCSP
VE-241-IW-F2 CONVERTER MOD DC/DC 12V 100W
LTC1279CG IC A/DCONV SAMPLNG W/SHTDN24SSOP
VI-BTN-IV-F4 CONVERTER MOD DC/DC 18.5V 150W
相关代理商/技术参数
参数描述
AD9600ABCPZ-125 功能描述:IC ADC 10BIT 125MSPS 64LFCSP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 其它有关文件:TSA1204 View All Specifications 标准包装:1 系列:- 位数:12 采样率(每秒):20M 数据接口:并联 转换器数目:2 功率耗散(最大):155mW 电压电源:模拟和数字 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-TQFP 供应商设备封装:48-TQFP(7x7) 包装:Digi-Reel® 输入数目和类型:4 个单端,单极;2 个差分,单极 产品目录页面:1156 (CN2011-ZH PDF) 其它名称:497-5435-6
AD9600ABCPZ-150 功能描述:IC ADC 10BIT 150MSPS 64LFCSP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD9600BCPZ-105 制造商:Analog Devices 功能描述:ADC Dual Pipelined 105Msps 10-bit Parallel/LVDS 64-Pin LFCSP EP
AD9600BCPZ-125 制造商:Analog Devices 功能描述:ADC Dual Pipelined 125Msps 10-bit Parallel/LVDS 64-Pin LFCSP EP
AD9600BCPZ-150 制造商:Analog Devices 功能描述: