参数资料
型号: ADM1060ARU
厂商: Analog Devices Inc
文件页数: 21/52页
文件大小: 0K
描述: IC SUPERVIS/SEQUENC 7-CH 28TSSOP
标准包装: 50
系列: Super Sequencer®
类型: 序列发生器
监视电压数目: 7
输出: 可编程
电压 - 阀值: 可调节/可选择
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 28-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 28-TSSOP
包装: 管件
配用: EVAL-ADM1060EBZ-ND - BOARD EVALUATION ADM1060

ADM1060
PROGRAMMING
PROGRAMMABLE LOGIC BLOCK ARRAY
Table 26. Truth Table for PLB Input Inversion
POL Input Signal XOR Output
The ADM1060 contains a programmable logic block array
(PLBA). This block is the logical core of the device. The PLBA
(and the PDBs—see the Programmable Delay Block section)
0
0
1
0
1
0
0
1
1
provides the sequencing function of the ADM1060. The asser-
tion of the nine programmable driver outputs (PDO) is
controlled by the PLBA. The PLBA is comprised of nine macro-
cells, one per PDO channel. The main components of the
macrocells are two wide AND-OR gates, as shown in Figure 20.
Each AND gate represents a function (A or B) that can be used
independently to control the assertion of the PDO pin. There
are 21 inputs to each of these AND gates:
1 1 0
The last two entries in the truth table show that with the
INVERT (POL) bit set, the XOR output is always the inverse of
the input.
Similarly, the ignore gate shown is an OR gate, resulting in the
following truth table:
?
?
?
?
The logic outputs of all seven supply fault detectors
The four GPI logic inputs
The watchdog fault detector (latched and pulsed)
The delayed output of any of the other macrocells (the
output of a macrocell cannot be an input to itself, since this
would result in a nonterminating loop).
Table 27. Truth Table for PLB Input Masking
IMK Input Signal OR Output
0 0 0
0 1 1
1 0 1
1 1 1
It can be seen here that once the IMK bit is set, the OR output is
All 21 inputs are hardwired to both function A and function B
AND gates. The user can then select which of these inputs con-
trols the output. This is done using two control signals, IMK (a
masking bit, setting it ignores the relevant input) and POL (a
polarity bit, setting it inverts the input before it is applied to the
AND gate). The effect of setting these bits can be seen in
Figure 20. The inverting gate shown is an XOR gate, resulting in
the following truth table:
always 1, regardless of the input, thus ignoring it. Figure 21 is a
detailed diagram of the 21 inputs and the registers required to
program them. Those shown are just for function A of PLB1,
but function B and all of the functions in the other eight PLBs
are programmed exactly the same way. An enable register allows
the user to use function A, function B, or both. The output of
functions A and/or B is input to a programmable delay block
(PDB) where a delay can be programmed on both the rising and
falling edges of an input (see the Programmable Delay Block
section). The output of this PDB block can be progammed to
invert before any of the PDO pins is asserted.
SIGNAL INPUTS
POL (INVERT)
IMK (IGNORE)
ENABLE
FUNCTION A
2 WIDE AND GATES
(21 INPUTS)
PROGRAMMABLE
DELAY
BLOCK
PLBOUT
INVERT
OUTPUT
ENABLE
FUNCTION B
Figure 20. Simplified Programmable Logic Block Macrocell Schematic
Rev. B | Page 21 of 52
相关PDF资料
PDF描述
ADM1062ACPZ-REEL7 IC SEQUENCER/SUPERVISOR 40LFCSP
ADM1063ASUZ IC SUPERVISOR/SEQUENCER 48-TQFP
ADM1064ACPZ IC SEQUENCER/SUPERVISOR 40-LFCSP
ADM1065ASUZ IC SEQUENCER/MONITOR 48-TQFP
ADM1066ASUZ-REEL7 IC SEQUENCER/SUPERVISOR 48TQFP
相关代理商/技术参数
参数描述
ADM1060ARUCS0001R7 功能描述:IC SUPERVISOR/SEQUENCER 制造商:analog devices inc. 系列:* 零件状态:上次购买时间 标准包装:1
ADM1060ARUCS0100R7 功能描述:IC SUPERVISOR/SEQUENCER 制造商:analog devices inc. 系列:* 零件状态:上次购买时间 标准包装:1
ADM1060ARUCS0101R7 功能描述:IC SUPERVISOR/SEQUENCER 制造商:analog devices inc. 系列:* 零件状态:上次购买时间 标准包装:1
ADM1060ARUCS0102R7 功能描述:IC SUPERVISOR/SEQUENCER 制造商:analog devices inc. 系列:* 零件状态:上次购买时间 标准包装:1
ADM1060ARUCS0103R7 制造商:Analog Devices 功能描述: