参数资料
型号: DAC5687IPZPG4
厂商: TEXAS INSTRUMENTS INC
元件分类: DAC
英文描述: PARALLEL, WORD INPUT LOADING, 0.0104 us SETTLING TIME, 16-BIT DAC, PQFP100
封装: GREEN, PLASTIC, HTQFP-100
文件页数: 42/79页
文件大小: 2490K
代理商: DAC5687IPZPG4
www.ti.com
Even/Odd Input Mode
Synchronization
NCO Synchronization
SLWS164E – FEBRUARY 2005 – REVISED SEPTEMBER 2006
Once initialized, the FIFO input pointer advances using clk_in and the output pointer advances using clk_out,
providing an elastic buffering effect. The phase relationship between clk_in and clk_out can wander or drift until
the output pointer overruns the input pointer or vice versa.
The DAC5687 has a double data rate input mode that allows both input ports to be used to multiplex data onto
one DAC channel (A). In the even/odd mode, the FIR3 filter can be used to interpolate the data by 2
×. The
even/odd input mode is enabled by setting half_rate in CONFIG3. The maximum input rate for each port is 250
MSPS, for a combined rate of 500 MSPS.
The DAC5687 has several digital circuits that can be synchronized to a known state. The circuits that can be
synchronized are the fine mixer (NCO), coarse mixer (fixed fS/2 or fS/4 mixer), the FIFO input and output
pointers, and the internal clock divider.
Table 13. Synchronization in Different Clock Modes
Serial Interface Register Bits
DA, DB,
Clock
PLLVDD
PHSTR, and
Description
Mode
Pin
TXENABLE
fifo_bypass
dual_clk
inv_plllock
Latch
Single
0 V
1
0
PLLLOCK
Signal at the PLLLOCK output pin is used to clock the
external
rising edge
PHSTR signal into the chip. The PLLLOCK output
clock
clock is generated by dividing the CLK2/CLK2C input
1
PLLLOCK
without
signal by the programmed interpolation and interface
falling edge
FIFO
settings.
Single
0 V
0
PLLLOCK
Signal at the PLLLOCK output pin is used to clock the
external
rising edge
PHSTR signal into the chip. The PLLLOCK output
clock with
clock is generated by dividing the CLK2/CLK2C input
1
PLLLOCK
FIFO
signal by the programmed interpolation and interface
falling edge
settings. Enabling the FIFO allows the chip to function
with large loads on the PLLLOCK output pin at high
input rates. The FIFO must be initialized first in this
mode.
Dual
0 V
1
0
CLK1/CLK1C
The CLK1/CLK1C input signal is used to clock in the
external
PHSTR signal. CLK1/CLK1C and CLK2/CLK2C are
clock
both input to the chip, and the phase relationship
without
must be tightly controlled.
FIFO
Dual
0 V
0
1
CLK1/CLK1C
The CLK1/CLK1C input signal is used to clock in the
external
PHSTR signal. CLK1/CLK1C and CLK2/CLK2C are
clock with
both input to the chip, but no phase relationship is
FIFO
required. The FIFO input circuits are used to manage
the clock domain transfers. The FIFO must be
initialized in this mode.
PLL
3.3 V
1
0
CLK1/CLK1C
The CLK1/CLK1C input signal is used to clock in the
enabled
PHSTR signal. The FIFO must be bypassed when the
PLL is enabled.
The phase accumulator in the NCO block (see the Fine Mixer (FMIX) section and Figure 39 for a description of
the NCO) can be synchronously reset when PHSTR is asserted. The PHSTR signal passes through the input
FIFO block, using the input clock associated with the clocking mode. If the FIFO is enabled, there can be some
uncertainty in the exact instant the PHSTR synchronization signal arrives at the NCO accumulator due to the
elastic capabilities of the FIFO. For example, in dual-clock mode with the FIFO enabled, the internal clock
generator divides down the CLK2/CLK2C input signal to generate the FIFO output clock. The phase of this
generated clock is unknown externally, resulting in an uncertainty of the exact PHSTR instant of as much as a
few input clock cycles.
Copyright 2005–2006, Texas Instruments Incorporated
47
Product Folder Link(s): DAC5687
相关PDF资料
PDF描述
DAC5688IRGCTG4 PARALLEL, WORD INPUT LOADING, 0.0104 us SETTLING TIME, 16-BIT DAC, PQCC64
DAC702LH PARALLEL, WORD INPUT LOADING, 4 us SETTLING TIME, 16-BIT DAC, CDIP24
DAC7545KUG4 PARALLEL, WORD INPUT LOADING, 2 us SETTLING TIME, 12-BIT DAC, PDSO20
DAC7545JP PARALLEL, WORD INPUT LOADING, 2 us SETTLING TIME, 12-BIT DAC, PDIP20
DAC7545KP PARALLEL, WORD INPUT LOADING, 2 us SETTLING TIME, 12-BIT DAC, PDIP20
相关代理商/技术参数
参数描述
DAC5687IPZPR 功能描述:数模转换器- DAC 16-bit 500 MSPS 2-8x Interpolat’g Dual-Ch RoHS:否 制造商:Texas Instruments 转换器数量:1 DAC 输出端数量:1 转换速率:2 MSPs 分辨率:16 bit 接口类型:QSPI, SPI, Serial (3-Wire, Microwire) 稳定时间:1 us 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-14 封装:Tube
DAC5687IPZPRG4 功能描述:数模转换器- DAC 16-bit 500 MSPS 2-8x Interpolat’g Dual-Ch RoHS:否 制造商:Texas Instruments 转换器数量:1 DAC 输出端数量:1 转换速率:2 MSPs 分辨率:16 bit 接口类型:QSPI, SPI, Serial (3-Wire, Microwire) 稳定时间:1 us 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-14 封装:Tube
DAC5687MPZPEP 功能描述:数模转换器- DAC 16B 500Msps 2X-8X Interp 2-Channel DAC RoHS:否 制造商:Texas Instruments 转换器数量:1 DAC 输出端数量:1 转换速率:2 MSPs 分辨率:16 bit 接口类型:QSPI, SPI, Serial (3-Wire, Microwire) 稳定时间:1 us 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-14 封装:Tube
DAC5688 制造商:TI 制造商全称:Texas Instruments 功能描述:DUAL-CHANNEL, 16-BIT, 800 MSPS, 2x-8x INTERPOLATING DIGITAL-TO-ANALOG CONVERTER (DAC)
DAC5688_10 制造商:TI 制造商全称:Texas Instruments 功能描述:DUAL-CHANNEL, 16-BIT, 800 MSPS, 2x-8x INTERPOLATING DIGITAL-TO-ANALOG CONVERTER (DAC)