参数资料
型号: DSP56303VL100B1
厂商: Freescale Semiconductor
文件页数: 17/108页
文件大小: 0K
描述: IC DSP 24BIT 100MHZ 196-BGA
标准包装: 630
系列: DSP563xx
类型: 定点
接口: 主机接口,SSI,SCI
时钟速率: 100MHz
非易失内存: ROM(576 B)
芯片上RAM: 24kB
电压 - 输入/输出: 3.30V
电压 - 核心: 3.30V
工作温度: -40°C ~ 100°C
安装类型: 表面贴装
封装/外壳: 196-LBGA
供应商设备封装: 196-MAPBGA(15x15)
包装: 托盘
DSP56303 Technical Data, Rev. 11
1-12
Freescale Semiconductor
Signals/Connections
1.9 Enhanced Synchronous Serial Interface 1 (ESSI1)
STD0
PC5
Output
Input or Output
Ignored Input
Serial Transmit Data—Transmits data from the Serial Transmit Shift Register.
STD0 is an output when data is transmitted.
Port C 5—The default configuration following reset is GPIO input PC5. When
configured as PC5, signal direction is controlled through the Port C Direction
Register. The signal can be configured as an ESSI signal STD0 through the Port
C Control Register.
Notes:
1.
In the Stop state, the signal maintains the last state as follows:
If the last state is input, the signal is an ignored input.
If the last state is output, the signal is tri-stated.
2.
The Wait processing state does not affect the signal state.
3.
All inputs are 5 V tolerant.
Table 1-13.
Enhanced Serial Synchronous Interface 1
Signal Name
Type
State During
Reset1,2
Signal Description
SC10
PD0
Input or Output
Ignored Input
Serial Control 0—For asynchronous mode, this signal is used for the receive
clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used
either for transmitter 1 output or for serial I/O flag 0.
Port D 0—The default configuration following reset is GPIO input PD0. When
configured as PD0, signal direction is controlled through the Port D Direction
Register. The signal can be configured as an ESSI signal SC10 through the Port
D Control Register.
SC11
PD1
Input/Output
Input or Output
Ignored Input
Serial Control 1—For asynchronous mode, this signal is the receiver frame
sync I/O. For synchronous mode, this signal is used either for Transmitter 2
output or for Serial I/O Flag 1.
Port D 1—The default configuration following reset is GPIO input PD1. When
configured as PD1, signal direction is controlled through the Port D Direction
Register. The signal can be configured as an ESSI signal SC11 through the Port
D Control Register.
SC12
PD2
Input/Output
Input or Output
Ignored Input
Serial Control Signal 2—The frame sync for both the transmitter and receiver
in synchronous mode and for the transmitter only in asynchronous mode. When
configured as an output, this signal is the internally generated frame sync signal.
When configured as an input, this signal receives an external frame sync signal
for the transmitter (and the receiver in synchronous operation).
Port D 2—The default configuration following reset is GPIO input PD2. When
configured as PD2, signal direction is controlled through the Port D Direction
Register. The signal can be configured as an ESSI signal SC12 through the Port
D Control Register.
Table 1-12.
Enhanced Synchronous Serial Interface 0 (Continued)
Signal Name
Type
State During
Reset1,2
Signal Description
相关PDF资料
PDF描述
DSP56311VF150B1 IC DSP 24BIT 150MHZ 196-BGA
DSP56321VF200R2 IC DSP 24BIT 200MHZ 196-BGA
DSP56852VFE IC DSP 16BIT 120MHZ 81-MAPBGA
DSP56854FGE IC DSP 16BIT 120MHZ 128-LQFP
DSP56855BUE IC DSP 16BIT 120MHZ 100-LQFP
相关代理商/技术参数
参数描述
DSP56304GC66 制造商:未知厂家 制造商全称:未知厂家 功能描述:24-Bit Digital Signal Processor
DSP56304GC80 制造商:未知厂家 制造商全称:未知厂家 功能描述:24-Bit Digital Signal Processor
DSP56304PV66 制造商:未知厂家 制造商全称:未知厂家 功能描述:24-Bit Digital Signal Processor
DSP56304PV80 制造商:未知厂家 制造商全称:未知厂家 功能描述:24-Bit Digital Signal Processor
DSP56305DS 制造商:未知厂家 制造商全称:未知厂家 功能描述:DSP56305 Single Chip Channel Codec Digital Signal Processor Data Sheet