参数资料
型号: PM4314
厂商: PMC-SIERRA INC
元件分类: 数字传输电路
英文描述: QUAD T1/E1 LINE INTERFACE DEVICE
中文描述: DATACOM, PCM TRANSCEIVER, PQFP128
封装: 14 X 20 MM, PLASTIC, QFP-128
文件页数: 27/170页
文件大小: 823K
代理商: PM4314
PM4314 QDSX
DATA SHEET
PMC-950857
ISSUE 5
QUAD T1/E1 LINE INTERFACE DEVICE
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
15
6
DESCRIPTION
The PM4314 QDSX Quad T1/E1 Line Interface Device is a monolithic integrated
circuit that supports DSX-1 and CEPT E1 compatible transmit and receive
interfaces for four 1.544 Mbit/s or 2.048 Mbit/s data streams.
In the incoming direction, the DSX-1/E1 signals for each quadrant of the QDSX
are first processed by a receive data slicer. The receive data slicer converts the
line signal received via a coupling transformer to dual rail RZ digital pulses.
Adaptation for attenuation is achieved using an integral peak detector that sets
the slicing levels. Through use of passive external attenuation circuitry, either
terminated or bridge monitored DSX-1/E1 signal levels can be accommodated.
The low signal level condition or signal squelch may be enabled to generate
interrupts. Clock and data are recovered from the dual rail RZ digital pulses
using a digital phase-locked loop that provides excellent high frequency jitter
accommodation. The recovered data is decoded using B8ZS, HDB3, or AMI line
code rules and is presented either as a DS-1/E1 stream or presented in an
undecoded dual rail NRZ format. Loss of signal and line code violations are
detected as well as 8 successive zeros/4 successive zeros, and the B8ZS/HDB3
signature. The presence of programmable inband loopback codes is also
detected. These various events or changes in status may be enabled to
generate interrupts. Additionally, line code violations are indicated on outputs.
In the outgoing direction, each quadrant of the QDSX may accept either a DS-
1/E1 stream to be encoded using B8ZS, HDB3, or AMI line code rules, or it may
accept pre-encoded data in dual rail NRZ format. Jitter attenuation is provided
by passing outgoing data through a FIFO. A low jitter clock is generated by an
integral digital phase-locked loop and is used to read data from the FIFO. FIFO
overrun or underrun may be enabled to generate interrupts. Alarm indication
signal (all ones) may be substituted for the FIFO data. The digital data is
converted to high drive, dual rail RZ pulses that drive the DSX-1/E1 interface
through a coupling transformer. The shape of the pulses is user programmable
to ensure that the DSX-1/E1 pulse template is met after the signal is passed
through different cable lengths or types. Driver performance monitoring is
provided and may be enabled to generate interrupts upon driver failure.
The jitter attenuation function can optionally be moved to the receive side. The
recovered clock and data is passed through the jitter attenuator before being
presented at the digital receive outputs.
相关PDF资料
PDF描述
PM4314-RI QUAD T1/E1 LINE INTERFACE DEVICE
PM4318 OCTAL E1/T1/J1 LINE INTERFACE DEVICE
PM4318-BI OCTAL E1/T1/J1 LINE INTERFACE DEVICE
PM4319 OCTAL T1/E1/J1 Short Haul Line Interface Device
PM4325 Octal Short Haul T1/E1/J1 Low Latency Transport Line Interface
相关代理商/技术参数
参数描述
PM4314-RI 制造商:PMC-Sierra 功能描述:
PM43-150M 功能描述:固定电感器 15uH 20% RoHS:否 制造商:AVX 电感:10 uH 容差:20 % 最大直流电流:1 A 最大直流电阻:0.075 Ohms 工作温度范围:- 40 C to + 85 C 自谐振频率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接类型:SMD/SMT 封装 / 箱体:6.6 mm x 4.45 mm
PM43-150M-RC 功能描述:固定电感器 15uH 20% RoHS:否 制造商:AVX 电感:10 uH 容差:20 % 最大直流电流:1 A 最大直流电阻:0.075 Ohms 工作温度范围:- 40 C to + 85 C 自谐振频率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接类型:SMD/SMT 封装 / 箱体:6.6 mm x 4.45 mm
PM4318 制造商:PMC 制造商全称:PMC 功能描述:OCTAL E1/T1/J1 LINE INTERFACE DEVICE