参数资料
型号: PM4314
厂商: PMC-SIERRA INC
元件分类: 数字传输电路
英文描述: QUAD T1/E1 LINE INTERFACE DEVICE
中文描述: DATACOM, PCM TRANSCEIVER, PQFP128
封装: 14 X 20 MM, PLASTIC, QFP-128
文件页数: 52/170页
文件大小: 823K
代理商: PM4314
PM4314 QDSX
DATA SHEET
PMC-950857
ISSUE 5
QUAD T1/E1 LINE INTERFACE DEVICE
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
40
presence of random data (a bit error rate of 0.5) the mean time between false
synchronization events is greater than 184 years.
The PRSM can be configured to detect either an inverted or a noninverted 215-1
pseudorandom bit sequence (PRBS). An inverted 215-1 PRBS will contain at
most 15 consecutive zeroes, while a non-inverted 215-1 PRBS will contain at
most 14 consecutive zeroes.
The PRSM block accumulates bit error events with a saturating counter over
consecutive intervals as defined by the period of a latch clock signal. An internal
latch clock signal, unique to each PRSM in the QDSX, can be generated by
writing to any of the particular PRSM holding registers. A write to any PRSM
holding register in quadrant 1 of the QDSX generates an internal latch clock
pulse for the PRSM in quadrant 1. Similarly a write to any PRSM holding register
in any other quadrant generates an internal latch clock pulse for the PRSM in
that same quadrant. A write to register 007H will generate a global performance
monitor latch clock signal. A write to this register will toggle the internal latch
clock pulses to all four PRSMs as well as all four LCV_PMONs (which operate in
a similar fashion).
If enabled, an interrupt is generated whenever counter data is transferred into the
PRSM holding registers. If the holding registers are not read between
successive transfer clocks, the overrun (OVR) bit in the PRSM Control/Status
Register is set.
An indication of whether or not the pseudorandom sequence monitor is
synchronized is provided via the PRSM Control/Status register and, if enabled,
an interrupt is generated whenever a loss of synchronization or
resynchronization occurs. The PRSM can detect pseudorandom sequences in
the receive stream, or in the transmit stream if TDUAL is set to logic 0. PRSM
functions are available only when microprocessor access is available (MICROEN
is high).
9.6
Timing Options (TOPS)
If jitter attenuation is required, then XCLK must be a 24X clock, and TOPS will
generate the 8X clock either from the DJAT PLL smoothed 8X clock from
quadrant 1, or by dividing XCLK by 3. This 8X clock will be presented on
CLKO8X. Otherwise, XCLK is expected to be an 8X high speed clock and
TOPS will simply buffer it before passing it off as the internal high speed
相关PDF资料
PDF描述
PM4314-RI QUAD T1/E1 LINE INTERFACE DEVICE
PM4318 OCTAL E1/T1/J1 LINE INTERFACE DEVICE
PM4318-BI OCTAL E1/T1/J1 LINE INTERFACE DEVICE
PM4319 OCTAL T1/E1/J1 Short Haul Line Interface Device
PM4325 Octal Short Haul T1/E1/J1 Low Latency Transport Line Interface
相关代理商/技术参数
参数描述
PM4314-RI 制造商:PMC-Sierra 功能描述:
PM43-150M 功能描述:固定电感器 15uH 20% RoHS:否 制造商:AVX 电感:10 uH 容差:20 % 最大直流电流:1 A 最大直流电阻:0.075 Ohms 工作温度范围:- 40 C to + 85 C 自谐振频率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接类型:SMD/SMT 封装 / 箱体:6.6 mm x 4.45 mm
PM43-150M-RC 功能描述:固定电感器 15uH 20% RoHS:否 制造商:AVX 电感:10 uH 容差:20 % 最大直流电流:1 A 最大直流电阻:0.075 Ohms 工作温度范围:- 40 C to + 85 C 自谐振频率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接类型:SMD/SMT 封装 / 箱体:6.6 mm x 4.45 mm
PM4318 制造商:PMC 制造商全称:PMC 功能描述:OCTAL E1/T1/J1 LINE INTERFACE DEVICE