参数资料
型号: HMC703LP4E
厂商: Hittite Microwave Corporation
文件页数: 28/58页
文件大小: 0K
描述: IC FRACT-N PLL W/SWEEPR 24QFN
标准包装: 1
类型: 整数 N/小数 N 分频
PLL:
输入: CMOS
输出: CMOS
电路数: 1
比率 - 输入:输出: 1:1
差分 - 输入:输出: 是/无
频率 - 最大: 8GHz
除法器/乘法器: 是/无
电源电压: 3.3V,5V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 24-VQFN 裸露焊盘
供应商设备封装: 24-QFN 裸露焊盘(4x4)
包装: 标准包装
其它名称: 1127-1065-6
p
ll
s
-
s
M
T
6 - 34
HMC703LP4E
v02.0813
8 GHz fractional syntHesizer
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
978-250-3343 978-250-3373 fax Order On-line at www.hittite.com
Application Support: pll@hittite.com
PD Force Mid Reg 0Bh[9] will disable the charge pump current sources and place a voltage source on the loop filter at
approximately VPPCP/2. If a passive filter is used this will set the VCO to the mid-voltage tuning point which can be
useful for testing of the VCO.
lock Detect
Each PD (Phase Detector) cycle, the HMC703LP4E measures phase error at the PD. The measured phase error must
be:
< ~220 degrees if 40 MHz <= fPD <= 120 MHz, and
< ~14 ns if fpd < 40 MHz,
for a number of consecutive cycles (number of cycles is programmable in Reg 07h[2:0]), in order for HMC703LP4E to
declare a lock. A single phase error outside of these criteria disqualifies lock, and the lock counter (maximum value of
lock counter = Reg 07h[2:0]) is restarted.
Note that in some cases, the PLL may be locked with a phase error that exceeds 180 degrees, or 12 ns, whichever is
smaller. This can occur if the offset current is inappropriately programmed too high. It is not recommended to operate
in this condition because it leads to degraded phase noise performance. In such a case the lock detect circuit would
not declare a locked condition, even though the PLL is locked.
The HMC703LP4E lock-detect functionality is self-calibrating relative to the reference frequency. Typically the
lock-detect training is only required once on power-up, or each time the reference frequency or the R divider value
(Reg 02h) is changed.
To train the lock-detect circuitry of the HMC703LP4E on power-up, set:
set Reg 07h [11] = 1 to enable lock-detect counters
set Reg 07h [14] = 1 to enable the lock-detect timer
set Reg 07h [20] = 1 to train the lock-detect timer
These bits can all be written simultaneously.
On any change of the PD frequency (via either the external reference frequency, or the R divider setting (Reg 02h)),
the lock-detect circuit should be retrained by toggling Reg 07h [20] Off and then back On.
The lock-detect indication can be read from the sPI via Reg 12h[1], or can be exported on the LD_sDO pin via the
GPO mux(Reg 0Fh[4:0]). see LD_sDO pin description for more information.
cycle slip Prevention (csP)
When changing frequency and the VCO is not yet locked to the reference, the instantaneous frequencies of the two PD
inputs are different, and the phase difference of the two inputs at the PD varies rapidly over a range much greater than
+/-2π radians. since the gain of the PD varies linearly with phase up to +/-2π, the gain of a conventional PD will cycle
from high gain, when the phase difference approaches a multiple of 2π, to low gain, when the phase difference is
slightly larger than 0 radians. The output current from the charge pump will cycle from maximum to minimum even
though the VCO has not yet reached its final frequency.
The charge on the loop filter small cap may actually discharge slightly during the low gain portion of the cycle. This can
make the VCO frequency actually reverse temporarily during locking. This phenomenon is known as cycle slipping.
Cycle slipping causes the pull-in rate during the locking phase to vary cyclically. Cycle slipping increases the time to
lock to a value much greater than that predicted by normal small signal Laplace analysis.
The HMC703LP4E mitigates the effects of cycle-slips by increasing the charge-pump current when the phase error is
larger than ~220 degrees or ~14 ns (whichever is less as measured by the lock-detect circuit). The circuit is normally
most effective for PD frequencies <= 50 MHz.
相关PDF资料
PDF描述
HMC704LP4E IC FRACT-N PLL 16BIT 24QFN
HMC830LP6GE IC FRACT-N PLL W/VCO 40QFN
HMP8117CNZ IC VIDEO DECODER NTSC/PAL 80PQFP
HMP8156ACNZ IC VIDEO ENCODER NTSC/PAL 64MQFP
HSP45102SC-40Z IC OSC NCO 40MHZ 28-SOIC
相关代理商/技术参数
参数描述
HMC703LP4ETR 制造商:Hittite Microwave Corp 功能描述:IC FRACT-N PLL W/SWEEPR 24QFN 制造商:Hittite Microwave Corp 功能描述:8 GHz Fractional-N PLL with Sweeper
HMC7043LP7FE 功能描述:IC FRACT-N PLL W/SWEEPR 48LFCSP 制造商:analog devices inc. 系列:- 包装:剪切带(CT) 零件状态:新产品 类型:* PLL:是 输入:时钟 输出:CML,LVDS,LVPECL 电路数:1 比率 - 输入:输出:1:14 差分 - 输入:输出:是/是 频率 - 最大值:3.2GHz 分频器/倍频器:是/无 电压 - 电源:3.135 V ~ 3.465 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-VFQFN 裸露焊盘,CSP 供应商器件封装:48-LFCSP(7x7) 标准包装:1
HMC7043LP7FETR 功能描述:IC FRACT-N PLL W/SWEEPR 48LFCSP 制造商:analog devices inc. 系列:- 包装:剪切带(CT) 零件状态:在售 类型:时钟缓冲器 PLL:是 输入:时钟 输出:CMOS,LVDS,LVPECL 电路数:1 比率 - 输入:输出:1:14 差分 - 输入:输出:是/是 频率 - 最大值:3.2GHz 分频器/倍频器:是/无 电压 - 电源:3.135 V ~ 3.465 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-VFQFN 裸露焊盘,CSP 供应商器件封装:48-LFCSP(7x7) 标准包装:1
HMC7044LP10BETR 功能描述:IC JITTER ATTENUATOR 68LFCSP 制造商:analog devices inc. 系列:- 包装:剪切带(CT) 零件状态:在售 类型:漂移衰减器 PLL:是 输入:CML,CMOS,LVDS,LVPECL 输出:CML,LVDS,LVPECL 电路数:1 比率 - 输入:输出:4:14 差分 - 输入:输出:是/是 频率 - 最大值:3.2GHz 分频器/倍频器:是/无 电压 - 电源:3.135 V ~ 3.465 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:68-VFQFN 裸露焊盘,CSP 供应商器件封装:68-LFCSP-VQ(10x10) 标准包装:1
HMC704LP4E 功能描述:IC FRACT-N PLL 16BIT 24QFN RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 频率合成器 PLL:是 输入:晶体 输出:时钟 电路数:1 比率 - 输入:输出:1:1 差分 - 输入:输出:无/无 频率 - 最大:1GHz 除法器/乘法器:是/无 电源电压:4.5 V ~ 5.5 V 工作温度:-20°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-LSSOP(0.175",4.40mm 宽) 供应商设备封装:16-SSOP 包装:带卷 (TR) 其它名称:NJW1504V-TE1-NDNJW1504V-TE1TR