参数资料
型号: MT46V64M8
厂商: Micron Technology, Inc.
英文描述: 16 Meg x 8 x 4 banks DDR SDRAM(16M x 8 x 4组,双数据速率同步动态RAM)
中文描述: 16梅格× 8 × 4银行DDR SDRAM内存(1,600 × 8 × 4组,双数据速率同步动态RAM)的
文件页数: 15/70页
文件大小: 2524K
代理商: MT46V64M8
15
512Mb: x4, x8, x16 DDR SDRAM
512Mx4x8x16DDR_A.p65
Rev. A; Pub 10/00
Micron Technology, Inc., reserves the right to change products or specifications without notice.
2000, Micron Technology, Inc.
512Mb: x4, x8, x16
DDR SDRAM
ADVANCE
AUTO REFRESH
AUTO REFRESH is used during normal operation
of the DDR SDRAM and is analogous to CAS#-BE-
FORE-RAS# (CBR) REFRESH in FPM/EDO DRAMs.
This command is nonpersistent, so it must be issued
each time a refresh is required.
The addressing is generated by the internal refresh
controller. This makes the address bits a “Don’t Care”
during an AUTO REFRESH command. The 512Mb
DDR SDRAM requires AUTO REFRESH cycles at an
average interval of 7.8125μs (maximum).
To allow for improved efficiency in scheduling and
switching between tasks, some flexibility in the abso-
lute refresh interval is provided. A maximum of eight
AUTO REFRESH command can be posted to any given
DDR SDRAM, meaning that the maximum absolute
interval between any AUTO REFRESH command and
the next AUTO REFRESH command is 9 × 7.8125μs
(70.3μs). This maximum absolute interval is to allow
future support for DLL updates internal to the DDR
SDRAM to be restricted to AUTO REFRESH cycles,
without allowing excessive drift in
t
AC between up-
dates.
Although not a JEDEC requirement, to provide for
future functionality features, CKE must be active (High)
during the AUTO REFRESH period. The AUTO RE-
FRESH period begins when the AUTO REFRESH com-
mand is registered and ends
t
RFC latter.
SELF REFRESH
The SELF REFRESH command can be used to retain
data in the DDR SDRAM, even if the rest of the system
is powered down. When in the self refresh mode, the
DDR SDRAM retains data without external clocking.
The SELF REFRESH command is initiated like an AUTO
REFRESH command except CKE is disabled (LOW).
The DLL is automatically disabled upon entering SELF
REFRESH and is automatically enabled upon exiting
SELF REFRESH (200 clock cycles must then occur before
a READ command can be issued). Input signals except
CKE are “Don’t Care” during SELF REFRESH.
The procedure for exiting self refresh requires a
sequence of commands. First, CK must be stable prior
to CKE going back HIGH. Once CKE is HIGH, the DDR
SDRAM must have NOP commands issued for
t
XSNR
because time is required for the completion of any
internal refresh in progress. A simple algorithm for
meeting both refresh and DLL requirements is to apply
NOPs for 200 clock cycles before applying any other
command.
相关PDF资料
PDF描述
MT48LC16M8A1TG SYNCHRONOUS DRAM
MT48LC32M4A1 ECONOLINE: RSZ/P - 1kVDC
MT48LC32M4A2 SYNCHRONOUS DRAM
MT48LC32M4A1TG SYNCHRONOUS DRAM
MT48LC8M16A1TG SYNCHRONOUS DRAM
相关代理商/技术参数
参数描述