
xr
XRT94L33
3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC DATA SHEET
Rev.1.2.0.
239
Transmit STS-3c Path – SONET Control Register – Byte 0 (Address = 0x1983)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
F2 Insertion
Type
REI-P Insertion Type[1:0]
RDI-P Insertion Type[1:0]
C2 Byte
Insertion
Type
Unused
Transmit
AIS-P
Enable
R/W
R/O
R/W
1
0
This step configures the Transmit STS-3c POH Processor block to use the “TxPOH_n” input port as the
source for the F2 byte, within each “outbound” STS-3c SPE.
In this mode, the Transmit STS-3c POH
Processor block will accept the value, corresponding to the F2 byte (via the “TxPOH_n” input port) and it will
write this data into the F2 byte position, within the “outbound” STS-3c SPE.
STEP 2 – Begin providing the values of the “outbound” F2 byte to the “TxPOH_n” input port.
The procedure for applying the F2 byte to the “TxPOH_n” input port is presented below.
Using the “TxPOH” Input Port to insert the F2 byte value into the outbound STS-3c SPE data-stream
If the user intends to externally insert the F2 byte into the outbound STS-3c SPE, via the “TxPOH_n” input
port, then they must design some external circuitry (which can be realized in an ASIC, FPGA or CPLD
solution) to do to the following.
Continuously sample the “TxPOHEnable_n” and the “TxPOHFrame_n” output pins upon the rising edge of
the “TxPOHClk_n” output clock signal.
A simple illustration of this “external circuit” being interfaced to the “TxPOH Input Port” is presented below in
Figure 38: A Simple Illustration of the “External Circuit” being interfaced to the “TxPOH Input Port”
TxPOH_n
TxPOHClk_n
TxPOHFrame_n
TxPOHEnable_n
TxPOHIns_n
XRT95L34 Device
External Circuit
TxPOHClk_IN
TxPOHFrame_IN
TxPOHData_OUT
TxPOHEnable_IN
TxPOH_INSERT
Note:
The “TxPOHIns_n” line (in Figure 38) is “dashed” because controlling this signal is not necessary if the user has
executed “STEP 1” above.
Whenever the “external circuit” samples both the “TxPOHEnable_n” and “TxPOHFrame_n” output pins
“high”, then it should enter a “WAIT STATE” (e.g., where it will wait for 32 periods of “TxPOHClk_n” to
elapse). Afterwards, the external circuit should exit this “WAIT STATE” and then place the very first bit (e.g.,