参数资料
型号: AD9852ASVZ
厂商: Analog Devices Inc
文件页数: 17/52页
文件大小: 0K
描述: IC DDS SYNTHESIZER CMOS 80-TQFP
产品培训模块: Direct Digital Synthesis Tutorial Series (1 of 7): Introduction
Direct Digital Synthesizer Tutorial Series (7 of 7): DDS in Action
Direct Digital Synthesis Tutorial Series (3 of 7): Angle to Amplitude Converter
Direct Digital Synthesis Tutorial Series (6 of 7): SINC Envelope Correction
Direct Digital Synthesis Tutorial Series (4 of 7): Digital-to-Analog Converter
Direct Digital Synthesis Tutorial Series (2 of 7): The Accumulator
标准包装: 1
分辨率(位): 12 b
主 fclk: 300MHz
调节字宽(位): 48 b
电源电压: 3.14 V ~ 3.47 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 80-TQFP 裸露焊盘
供应商设备封装: 80-TQFP-EP(12x12)
包装: 托盘
配用: AD9852/PCBZ-ND - BOARD EVAL FOR AD9852
AD9852
Rev. E | Page 24 of 52
supplied or internally generated. See the Internal and External
Update Clock section for a discussion of the I/O update.
Alternatively, the CLR ACC2 control bit (Register Address 1F hex)
is available to clear both the frequency accumulator (ACC1)
and the phase accumulator (ACC2). When this bit is set high,
the output of the phase accumulator results in 0 Hz output from
the DDS. As long as this bit is set high, the frequency and phase
accumulators are cleared, resulting in 0 Hz output. To return to
the previous DDS operation, CLR ACC2 must be set to logic
low. This bit is useful for generating pulsed FM.
Figure 43 graphically illustrates the effect of the CLR ACC2 bit on
the DDS output frequency. Reprogramming the registers while
the CLR ACC2 bit is high allows a new FTW1 frequency and
slope to be loaded.
Another function only available in the chirp mode is the
HOLD pin (Pin 29). This function stops the clock signal to the
ramp rate counter, thereby halting any further clocking pulses
to the frequency accumulator, ACC1.
The effect is to halt the chirp at the frequency existing just
before the HOLD pin is pulled high. When the HOLD pin is
returned low, the clock resumes and chirp continues. During a
hold condition, the user can change the programming registers;
however, the ramp rate counter must resume operation at its
previous rate until a count of 0 is obtained before a new ramp
rate count can be loaded. Figure 44 illustrates the effect of the
hold function on the DDS output frequency.
I/O UD CLK
F1
0
FREQUENCY
MODE
FTW1
DFW
F1
000 (DEFAULT)
0
RAMP RATE
011 (CHIRP)
DELTA FREQUENCY WORD
CLR ACC1
00634-042
Figure 42. Effect of CLR ACC1 in FM Chirp Mode
相关PDF资料
PDF描述
AD9854ASTZ IC DDS QUADRATURE CMOS 80-LQFP
AD9858BSVZ IC DDS DAC 10BIT 1GSPS 100-TQFP
AD9859YSVZ-REEL7 IC DDS DAC 10BIT 400MSPS 48TQFP
AD9880KSTZ-100 IC INTERFACE/HDMI 100MHZ 100LQFP
AD9882KSTZ-140 IC INTERFACE/DVI 100MHZ 100LQFP
相关代理商/技术参数
参数描述
AD9852ASVZ 制造商:Analog Devices 功能描述:IC DDS 300MHz TQFP-80 制造商:Analog Devices 功能描述:IC, DDS, 300MHz, TQFP-80
AD9852ASVZ1 制造商:AD 制造商全称:Analog Devices 功能描述:CMOS 300 MSPS Complete DDS
AD9852BSVZ 制造商:Analog Devices 功能描述:
AD9853 制造商:AD 制造商全称:Analog Devices 功能描述:Programmable Digital OPSK/16-QAM Modulator
AD9853-45PCB 制造商:AD 制造商全称:Analog Devices 功能描述:Programmable Digital OPSK/16-QAM Modulator