参数资料
型号: AD9852ASVZ
厂商: Analog Devices Inc
文件页数: 30/52页
文件大小: 0K
描述: IC DDS SYNTHESIZER CMOS 80-TQFP
产品培训模块: Direct Digital Synthesis Tutorial Series (1 of 7): Introduction
Direct Digital Synthesizer Tutorial Series (7 of 7): DDS in Action
Direct Digital Synthesis Tutorial Series (3 of 7): Angle to Amplitude Converter
Direct Digital Synthesis Tutorial Series (6 of 7): SINC Envelope Correction
Direct Digital Synthesis Tutorial Series (4 of 7): Digital-to-Analog Converter
Direct Digital Synthesis Tutorial Series (2 of 7): The Accumulator
标准包装: 1
分辨率(位): 12 b
主 fclk: 300MHz
调节字宽(位): 48 b
电源电压: 3.14 V ~ 3.47 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 80-TQFP 裸露焊盘
供应商设备封装: 80-TQFP-EP(12x12)
包装: 托盘
配用: AD9852/PCBZ-ND - BOARD EVAL FOR AD9852
AD9852
Rev. E | Page 36 of 52
CONTROL REGISTER DESCRIPTIONS
The control register is located at Address 1D hex to Address 20 hex (shown in the shaded portion of Table 9). It is composed of 32 bits.
Bit 31 is located at the top left position, and Bit 0 is located in the lower right position of the shaded area of Table 9. The register has been
subdivided into bits to make it easier to locate the information associated with specific control categories.
Table 13. Control Register Bit Descriptions
Bit
Description
CR [31:29]
Open.
CR [28]
The comparator power-down bit. When this bit is set to Logic 1, it indicates to the comparator that a power-down mode is
active. This bit is an output of the digital section and is an input to the analog section.
CR [27]
Must always be written to Logic 0. Writing this bit to Logic 1 causes the AD9852 to stop functioning until a master reset is applied.
CR [26]
The control DAC power-down bit. When this bit is set to Logic 1, it indicates to the control DAC that power-down mode is active.
CR [25]
The full DAC power-down bit. When this bit is set to Logic 1, it indicates to both the cosine and control DACs, as well as the
reference, that a power-down mode is active.
CR [24]
The digital power-down bit. When this bit is set to Logic 1, it indicates to the digital section that a power-down mode is
active. Within the digital section, the clocks are forced to dc, effectively powering down the digital section. The PLL still
accepts the REFCLK signal and continues to output the higher frequency.
CR [23]
Reserved. Write to 0.
CR [22]
The PLL range bit. The PLL range bit controls the VCO gain. The power-up state of the PLL range bit is Logic 1; a higher gain is
required for frequencies greater than 200 MHz.
CR [21]
The bypass PLL bit, active high. When this bit is active, the PLL is powered down and the REFCLK input is used to drive the
system clock signal. The power-up state of the bypass PLL bit is Logic 1 with PLL bypassed.
CR [20:16]
The PLL multiplier factor. These bits are the REFCLK multiplication factor unless the bypass PLL bit is set. The PLL multiplier
valid range is from 4 to 20, inclusive.
CR [15]
The Clear Accumulator 1 bit. This bit has a one-shot type of function. When this bit is written active (Logic 1), a Clear
Accumulator 1 signal is sent to the DDS logic, resetting the accumulator value to 0. The bit is then automatically reset, but
the buffer memory is not reset. This bit allows the user to easily create a sawtooth frequency sweep pattern with minimal
user intervention. This bit is intended for chirp mode only, but its function is still retained in other modes.
CR [14]
The clear accumulator bit. When this bit is active high, it holds both the Accumulator 1 and Accumulator 2 values at 0 for as
long as the bit is active. This allows the DDS phase to be initialized via the I/O port.
CR [13]
The triangle bit. When this bit is set, the AD9852 automatically performs a continuous frequency sweep from F1 to F2
frequencies and back. The effect is a triangular frequency sweep. When this bit is set, the operating mode must be set to
ramped FSK.
CR [12]
Don’t care.
CR [11:9]
The three bits that describe the five operating modes of the AD9852:
0x0 = single-tone mode
0x1 = FSK mode
0x2 = ramped FSK mode
0x3 = chirp mode
0x4 = BPSK mode
CR [8]
The internal update active bit. When this bit is set to Logic 1, the I/O UD CLK pin is an output and the AD9852 generates the
I/O UD CLK signal. When this bit is set to Logic 0, external I/O update function is performed, and the I/O UD CLK pin is
configured as an input.
CR [7]
Reserved. Write to 0.
CR [6]
This is the inverse sinc filter bypass bit. When this bit is set, the data from the DDS block goes directly to the output shaped
keying logic, and the clock for the inverse sinc filter is stopped. Default is clear with the filter enabled.
CR [5]
The output shaped keying enable bit. When this bit is set, the output ramping function is enabled and is performed in
accordance with the CR [4] bit requirements.
CR [4]
The internal/external output shaped keying control bit. When this bit is set to Logic 1, the output shaped keying factor is
internally generated and applied to the cosine DAC path. When this bit is cleared (default), the output shaped keying function is
externally controlled by the user, and the output shaped keying factor is the value of the output shaped keying multiplier
register. The two output shaped keying multiplier registers also default low so that the output is off at power-up until the device
is programmed by the user.
CR [3:2]
Reserved. Write to 0.
CR [1]
The serial port MSB-/LSB-first bit. Defaults low, MSB first.
CR [0]
The serial port SDO active bit. Defaults low, inactive.
相关PDF资料
PDF描述
AD9854ASTZ IC DDS QUADRATURE CMOS 80-LQFP
AD9858BSVZ IC DDS DAC 10BIT 1GSPS 100-TQFP
AD9859YSVZ-REEL7 IC DDS DAC 10BIT 400MSPS 48TQFP
AD9880KSTZ-100 IC INTERFACE/HDMI 100MHZ 100LQFP
AD9882KSTZ-140 IC INTERFACE/DVI 100MHZ 100LQFP
相关代理商/技术参数
参数描述
AD9852ASVZ 制造商:Analog Devices 功能描述:IC DDS 300MHz TQFP-80 制造商:Analog Devices 功能描述:IC, DDS, 300MHz, TQFP-80
AD9852ASVZ1 制造商:AD 制造商全称:Analog Devices 功能描述:CMOS 300 MSPS Complete DDS
AD9852BSVZ 制造商:Analog Devices 功能描述:
AD9853 制造商:AD 制造商全称:Analog Devices 功能描述:Programmable Digital OPSK/16-QAM Modulator
AD9853-45PCB 制造商:AD 制造商全称:Analog Devices 功能描述:Programmable Digital OPSK/16-QAM Modulator