参数资料
型号: ADN2818ACPZ-RL7
厂商: Analog Devices Inc
文件页数: 16/40页
文件大小: 0K
描述: IC CLOCK/DATA RECOVERY 32-LFCSP
标准包装: 1,500
类型: 时钟和数据恢复(CDR),多路复用器
PLL:
主要目的: SONET/SDH
输入: CML
输出: CML
电路数: 1
比率 - 输入:输出: 1:2
差分 - 输入:输出: 是/是
频率 - 最大: 2.7GHz
电源电压: 3 V ~ 3.6 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 32-VFQFN 裸露焊盘,CSP
供应商设备封装: 32-LFCSP-VQ(5x5)
包装: 带卷 (TR)
Data Sheet
ADN2817/ADN2818
Rev. E | Page 23 of 40
HARMONIC DETECTOR
The ADN2817/ADN2818 provide a harmonic detector, which
detects whether the input data has changed to a lower harmonic
of the data rate onto which the VCO is currently locked. For
example, if the input data instantaneously changes from an OC-48,
2.488 Gbps to an OC-12, 622.080 Mbps bit stream, this could be
perceived as a valid OC-48 bit stream, because the OC-12 data
pattern is exactly 4× slower than the OC-48 pattern. Therefore,
if the change in data rate is instantaneous, a 101 pattern at OC-12 is
perceived by the ADN2817/ADN2818 as a 111100001111 pattern
at OC-48. If the change to a lower harmonic is instantaneous, a
typical CDR could remain locked at the higher data rate.
The ADN2817/ADN2818 implement a harmonic detector that
automatically identifies whether the input data has switched to a
lower harmonic of the data rate onto which the VCO is currently
locked. When a harmonic is identified, the LOL pin is asserted
and a new frequency acquisition is initiated. The ADN2817/
ADN2818 automatically lock onto the new data rate, and the
LOL pin is deasserted.
However, the harmonic detector does not detect higher har-
monics of the data rate. If the input data rate switches to a
higher harmonic of the data rate onto which the VCO is currently
locked, the VCO loses lock, the LOL pin is asserted, and a new
frequency acquisition is initiated. The ADN2817/ADN2818
automatically lock onto the new data rate.
The time to detect lock to harmonic is
16,384 × (Td/ρ)
where:
1/Td is the new data rate. For example, if the data rate is switched
from OC-48 to OC-12, then Td = 1/622 MHz.
ρ is the data transition density. Most coding schemes seek to
ensure that ρ = 0.5, for example, PRBS or 8b/10b encoding.
When the ADN2817/ADN2818 is placed in lock to reference
mode, the harmonic detector is disabled.
LIMITING AMPLIFIER (ADN2817 ONLY)
The limiting amplifier on the ADN2817 has differential inputs
(PIN/NIN) that internally terminate with 50 Ω to an on-chip
voltage reference (VREF = 2.5 V typically). The inputs are typically
ac-coupled externally, although dc coupling is possible as long
as the input common-mode voltage remains above 2.5 V (see
trimmed to achieve better than 6 mV typical sensitivity with
minimal drift. The limiting amplifier can be driven differentially
or single-ended.
SLICE LEVEL ADJUST (ADN2817 ONLY)
The quantizer slicing level can be offset by ±100 mV to mitigate
the effect of amplified spontaneous emission (ASE) noise or duty
cycle distortion by applying a differential voltage input of up to
±0.95 V to SLICEP/SLICEN inputs. If no adjustment of the slice
level is needed, SLICEP/SLICEN should be tied to VEE. The gain
of the slice adjustment is ~0.1 V/V.
LOSS OF SIGNAL (LOS) DETECTOR
(ADN2817 ONLY)
The receiver front-end LOS detector circuit detects when the input
signal level has fallen below a user-adjustable threshold. The
threshold is set with a single external resistor from Pin 9, THRADJ,
to VEE. The LOS comparator trip point vs. resistor value is shown
in Figure 6. If the input level to the ADN2817 drops below the
programmed LOS threshold, the output of the LOS detector, Pin 22
(LOS), is asserted to a Logic 1. The LOS detector response time is
450 ns by design but is dominated by the RC time constant in ac-
coupled applications. The LOS pin defaults to active high.
However, by setting Bit CTRLC[2] to 1, the LOS pin is configured
as active low.
There is typically 6 dB of electrical hysteresis designed into the
LOS detector to prevent chatter on the LOS pin. This means that,
if the input level drops below the programmed LOS threshold
causing the LOS pin to assert, the LOS pin is not deasserted until
the input level has increased to 6 dB (2×) above the LOS threshold
06
00
1-
0
20
HYSTERESIS
LOS OUTPUT
INPUT LEVEL
LOS THRESHOLD
t
IN
PU
T
VO
LT
A
G
E
(
V
DI
F
)
Figure 31. ADN2817 LOS Detector Hysteresis
The LOS detector and the slice level adjust can be used simul-
taneously on the ADN2817. This means that any offset added to
the input signal by the slice adjust pins does not affect the LOS
detector measurement of the absolute input level.
相关PDF资料
PDF描述
MS27472E24B35SA CONN RCPT 128POS WALL MNT W/SCKT
MS27468T25B19P CONN RCPT 19POS JAM NUT W/PINS
SY87701LZG IC CLOCK/DATA RECOVERY 28-SOIC
VI-21Z-MV-F2 CONVERTER MOD DC/DC 2V 60W
SY87721LHY TR IC CLOCK/DATA RECOVERY 64-TQFP
相关代理商/技术参数
参数描述
ADN2819 制造商:AD 制造商全称:Analog Devices 功能描述:Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2819ACP-CML 制造商:Analog Devices 功能描述:CDR 2488.32Mbps/2666.06Mbps SONET/SDH 48-Pin LFCSP EP Tray 制造商:Rochester Electronics LLC 功能描述:MULTI-RATE 2.7GBPS CDR/ PA LOW POWER I.C - Bulk
ADN2819ACP-CML-RL 制造商:Analog Devices 功能描述:CDR 2488.32Mbps/2666.06Mbps SONET/SDH 48-Pin LFCSP EP T/R
ADN2819ACPZ-CML 功能描述:IC CLOCK/DATA RECOVERY 48LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:- 标准包装:28 系列:- 类型:时钟/频率发生器 PLL:是 主要目的:Intel CPU 服务器 输入:时钟 输出:LVCMOS 电路数:1 比率 - 输入:输出:3:22 差分 - 输入:输出:无/是 频率 - 最大:400MHz 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 85°C 安装类型:表面贴装 封装/外壳:64-TFSOP (0.240",6.10mm 宽) 供应商设备封装:64-TSSOP 包装:管件
ADN2819ACPZ-CML1 制造商:AD 制造商全称:Analog Devices 功能描述:Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp