参数资料
型号: MT48H8M16LFB4-75:K TR
厂商: Micron Technology Inc
文件页数: 24/63页
文件大小: 0K
描述: IC SDRAM 128MBIT 133MHZ 54VFBGA
标准包装: 1
格式 - 存储器: RAM
存储器类型: 移动 SDRAM
存储容量: 128M(8Mx16)
速度: 133MHz
接口: 并联
电源电压: 1.7 V ~ 1.95 V
工作温度: 0°C ~ 70°C
封装/外壳: 54-VFBGA
供应商设备封装: 54-VFBGA(8x8)
包装: 标准包装
其它名称: 557-1531-6
128Mb: x16 Mobile SDRAM
Operation
Fixed-length READ bursts may be truncated with a BURST TERMINATE command,
provided that auto precharge was not activated. The BURST TERMINATE command
should be issued x cycles before the clock edge at which the last desired data element is
valid, where x = CL - 1. This is shown in Figure 15 for each possible CL; data element n +
3 is the last desired data element of a longer burst.
WRITEs
WRITE bursts are initiated with a WRITE command, as shown in Figure 16.
The starting column and bank addresses are provided with the WRITE command, and
auto precharge is either enabled or disabled for that access. If auto precharge is enabled,
the row being accessed is precharged at the completion of the burst. For the generic
WRITE commands used in the following illustrations, auto precharge is disabled.
During WRITE bursts, the first valid data-in element will be registered coincident with
the WRITE command. Subsequent data elements will be registered on each successive
positive clock edge. Upon completion of a fixed-length burst, assuming no other
commands have been initiated, the DQ will remain High-Z and any additional input
data will be ignored (see Figure 17 on page 25).
Figure 16:
WRITE Command
C LK
C KE
CS #
RA S #
C A S #
WE#
A0–A8
HI G H
C OLUMN
ADDRE SS
A9, A11
ENABLE AUTO PRE C HAR G E
A10
DI S ABLE AUTO PRE C HAR G E
BA0, BA1
BANK
ADDRE SS
VALID ADDRE SS
DON ’ T C ARE
Data for any WRITE burst may be truncated with a subsequent WRITE command, and
data for a fixed-length WRITE burst may be immediately followed by data for a WRITE
command. The new WRITE command can be issued on any clock following the previous
WRITE command, and the data provided coincident with the new command applies to
the new command. An example is shown in Figure 18 on page 25. Data n + 1 is either the
last of a burst of two or the last desired of a longer burst. The Mobile SDRAM uses a pipe-
lined architecture and therefore does not require the 2 n rule associated with a prefetch
architecture. A WRITE command can be initiated on any clock cycle following a previous
PDF: 09005aef8237e877/Source: 09005aef8237e8d8
128Mb_x16 Mobile SDRAM_Y25M_2.fm - Rev. C 2/07 EN
24
Micron Technology, Inc., reserves the right to change products or specifications without notice.
?2006 Micron Technology, Inc. All rights reserved.
相关PDF资料
PDF描述
HSM44DRYI CONN EDGECARD 88POS DIP .156 SLD
HMM44DRYI CONN EDGECARD 88POS DIP .156 SLD
RSC49DRYI-S734 CONN EDGECARD 98POS DIP .100 SLD
RMC49DRYI-S734 CONN EDGECARD 98POS DIP .100 SLD
EP4CGX30BF14C8 IC CYCLONE IV GX FPGA 30K 169FBG
相关代理商/技术参数
参数描述
MT48H8M16LFB4-8 制造商:Micron Technology Inc 功能描述:IC SDRAM 128MBIT 125MHZ 54VFBGA
MT48H8M16LFB4-8 IT 制造商:Micron Technology Inc 功能描述:IC SDRAM 128MBIT 125MHZ 54VFBGA
MT48H8M16LFB4-8 IT TR 功能描述:IC SDRAM 128MBIT 125MHZ 54VFBGA RoHS:是 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:96 系列:- 格式 - 存储器:闪存 存储器类型:FLASH 存储容量:16M(2M x 8,1M x 16) 速度:70ns 接口:并联 电源电压:2.65 V ~ 3.6 V 工作温度:-40°C ~ 85°C 封装/外壳:48-TFSOP(0.724",18.40mm 宽) 供应商设备封装:48-TSOP 包装:托盘